Time-Mode Signal Quantization for Use in Sigma-Delta Modulators
Authors
Abstract:
The rapid scaling in modern CMOS technology has motivated the researchers to design new analog-to-digital converter (ADC) architectures that can properly work in lower supply voltage. An exchanging the data quantization procedure from the amplitude to the time domain, can be a promising alternative well adapt with the technology scaling. This paper is going to review the recent development in time-based noise-shaping ADCs, so-called as time-based sigma-delta modulators. Two of the most important architectures named as voltage-controlled oscillator (VCO) -based and time-to-digital (TDC) -based sigma-delta modulators (SDMs) are selected to be reviewed in this paper. The intrinsic advantages and limitations of the these structures are briefly explored. To confirm the effectiveness of the time-mode sigma-delta modulators, a TDC-based continuous-time sigma-delta modulator is proposed as an example and the related simulation results performed in MATLAB are illustrated. The simulation results show that the proposed modulator achieves a dynamic range of 67 dB over 30 MHz with the loop filter of order 2. The proposed TDC-based sigma-delta modulator shows the superiority of the time quantization approach in designing the wideband and less complex continuous-time SDMs.
similar resources
time-mode signal quantization for use in sigma-delta modulators
the rapid scaling in modern cmos technology has motivated the researchers to design new analog-to-digital converter (adc) architectures that can properly work in lower supply voltage. an exchanging the data quantization procedure from the amplitude to the time domain, can be a promising alternative well adapt with the technology scaling. this paper is going to review the recent development in t...
full textDecrease in Hardware Consumption and Quantization Noise of Digital Delta-Sigma Modulators and Implementation by VHDL
A new structure is presented for digital delta-sigma modulator (DDSM). Novel architecture decreases hardware consumption, output quantization noise and spurs in Comparison to previous architectures. In order to reduce the delay, power consumption and increase maximum working frequency, the pipelining technique and the carry skip adder are used. Simulation proposed architecture shows that the qu...
full textQuantization Noise Conditioning Techniques for Digital Delta-Sigma Modulators
This paper presents an overview of outstanding theoretical problems in delta-sigma modulator based electronic digital-to-analog circuits and outlines quantization noise conditioning techniques that are being employed to address these problems. Both the problems and the conditioning techniques are described in the context of a special class of electronic circuits called frequency synthesizers.
full textTime-Interleaved Continuous-Time Delta-Sigma Modulators
ABSTRACT In this thesis, a method of time-interleaving continuous-time delta-sigma modulators is investigated. The derivation of the modulator starting from a discrete-time timeinterleaved structure is presented. With various simplifications, the resulting modulator has only a single-path of integrators, making it robust to DC offsets. A third-order lowpass continuous-time time-interleaved delt...
full textA behavioral simulation tool for continuous-time delta sigma modulators
Circuit–level simulation of 16 modulators is a time– consuming task (taking one or more days for meaningful results). While there are a great variety of techniques and tools that speed up the simulations for discrete–time (DT)16 modulators, there is no rigorous methodology implemented in a tool to efficiently simulate and design the continuous– time (CT) counterpart. Yet, in todays low–power, h...
full textVHDL-AMS models for continuous-time Delta–Sigma modulators
Delta-Sigma modulation using switched capacitor (SC) techniques is an increasingly popular means of performing A/D (or D/A) conversion in modern applications. The main problem with SC-techniques though is the limitation of the maximum sampling frequency. For wideband applications such as VDSL a continuous time implementation is a better solution. However, the simulation of continuous–time 16 mo...
full textMy Resources
Journal title
volume 48 issue 1
pages 53- 61
publication date 2016-05-21
By following a journal you will be notified via email when a new issue of this journal is published.
Keywords
Hosted on Doprax cloud platform doprax.com
copyright © 2015-2023