Comparative Performance Analysis of Various PPM Adders

نویسندگان

  • Vimal Kant Pandey
  • Rajeev Kumar
چکیده

This paper presents a comparative study of different redundant binary full adders (Plus-Plus-Minus (PPM) adder). These PPM adders are simulated to evaluate their performance in total power dissipation, speed and PDP. The performances of these circuits are based on 180nm process model at a supply voltage of 1.8V. We also proposed a new design for PPM adder using 13-transistors. The simulation results reveal that the proposed design is more power, area efficient and faster than the best available PPM circuit in the literature. KeywordsPPM adder; redundant binary adder; highspeed; low-power;

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Comparative Analysis of Noise, Power, Delay and Area of Different Full Adders in 45nm Technology

VLSI Circuit Design is a significant subject for instance like adders and multipliers for the implementation of a various of logic and arithmetic functions likes of basic circuit approach and topology. Full adders like digital signal processors (DSP) architectures and microprocessors are vital elements in the application. Apart from that, the adding of two numbers is main assignment. it's key t...

متن کامل

Carry Select Adder – Review

To perform fast addition operation, CSLA is one of the fastest adders used in many dataprocessing processors. There is further scope of improving the performance parameters of CSLA. This paper provides a comparative analysis of CSLA and reviews about various proposed schemes used to reduce the delay time, area occupied and power consumption in CSLA.

متن کامل

Design and Performance Analysis of Various Adders and Multipliers Using Gdi Technique

With the active development of portable electronic devices, the need for low power dissipation, high speed and compact implementation, give rise to several research intentions. There are several design techniques used for the circuit configuration in VLSI systems but there are very few design techniques that gives the required extensibility. This paper describes the implementation of various ad...

متن کامل

A NOVEL ARCHITECTURE FOR HIGH SPEED 1-BIT FULL ADDER AT 45nm TECHNOLOGY

Adder’s area unit basic building block of Arithmetic VLSI circuits found in processors and microcontroller within Arithmetic and Logic units. Improvement of adder is so vital so as to extend the performance of those units wherever adders realize application. Full adders, till now, are designed wide selection of structures for improvement of varied parameters like power consumption, performance ...

متن کامل

Existing Full Adders and Their

The main objectives is to compare the existing full adders circuits and there performances and to design a Low Power Full Adder having improved result as compared to existing full adders. The various full adders are described namely BBL-PT (branch based logic and pass transistor logic based), conventional CMOS full adder and hybrid full adder. Finally comparisons between the various full adders...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2012