Nanowire lithography on silicon.

نویسندگان

  • Alan Colli
  • Andrea Fasoli
  • Simone Pisana
  • Yongqing Fu
  • Paul Beecher
  • William I Milne
  • Andrea C Ferrari
چکیده

Nanowire lithography (NWL) uses nanowires (NWs), grown and assembled by chemical methods, as etch masks to transfer their one-dimensional morphology to an underlying substrate. Here, we show that SiO2 NWs are a simple and compatible system to implement NWL on crystalline silicon and fabricate a wide range of architectures and devices. Planar field-effect transistors made of a single SOI-NW channel exhibit a contact resistance below 20 kOmega and scale with the channel width. Further, we assess the electrical response of NW networks obtained using a mask of SiO2 NWs ink-jetted from solution. The resulting conformal network etched into the underlying wafer is monolithic, with single-crystalline bulk junctions; thus no difference in conductivity is seen between a direct NW bridge and a percolating network. We also extend the potential of NWL into the third dimension, by using a periodic undercutting that produces an array of vertically stacked NWs from a single NW mask.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Study the Effect of Silicon Nanowire Length on Characteristics of Silicon Nanowire Based Solar Cells by Using Impedance Spectroscopy

Silicon nanowire (SiNW) arrays were produced by electroless method on polycrystalline Si substrate, in HF/ AgNO3 solution. Although the monocrystalline silicon wafer is commonly utilized as a perfect substrate, polycrystalline silicon as a low cost substrate was used in this work for photovoltaic applications. In order to study the influence of etching time (which affects the SiNWs length) on d...

متن کامل

Ambipolar silicon nanowire FETs with stenciled-deposited metal gate

We report on a fully CMOS compatible fabrication method for ambipolar silicon nanowire FinFETs. The low thermal budget processing, compatible with monolithic 3D device integration, makes use of low pressure chemical vapor deposition (LPCVD) of amorphous Si (a-Si) and SiO2 layers as well as metal gate patterning using stencil lithography, demonstrated for the first time. FinFETs with stenciled A...

متن کامل

Mobility and transverse electric field effects in channel conduction of wrap-around-gate nanowire MOSFETs

The current conduction process through a nanowire wrap-around-gate,B50nm channel diameter, silicon MOSFET has been investigated and compared with a B2mm wide slab, B200nm thick silicon (SOI) top-only-gate planarMOSFETwith otherwise similar doping profiles, gate length and gate oxide thickness. The experimental characteristics of the nanowire and planar MOSFETs were compared with theoretical sim...

متن کامل

Silicon nanopillar anodes for lithium-ion batteries using nanoimprint lithography with flexible molds

Articles you may be interested in In situ cycling and mechanical testing of silicon nanowire anodes for lithium-ion battery applications Appl. Fabrication of silicon template with smooth tapered sidewall for nanoimprint lithography High aspect ratio fine pattern transfer using a novel mold by nanoimprint lithography Sub-200 nm gap electrodes by soft UV nanoimprint lithography using polydimethyl...

متن کامل

Effect of Silicon Nanowire on Crystalline Silicon Solar Cell Characteristics

Nanowires (NWs) are recently used in several sensor or actuator devices to improve their ordered characteristics. Silicon nanowire (Si NW) is one of the most attractive one-dimensional nanostructures semiconductors because of its unique electrical and optical properties. In this paper, silicon nanowire (Si NW), is synthesized and characterized for application in photovoltaic device. Si NWs are ...

متن کامل

Mobility and transverse electric field effects in channel conduction of wrap-around-gate nanowire MOSFETs - Circuits, Devices and Systems, IEE Proceedings [see also IEE Proceedings G- Circuits, Devices and

The current conduction process through a nanowire wrap-around-gate,B50nm channel diameter, silicon MOSFET has been investigated and compared with a B2mm wide slab, B200nm thick silicon (SOI) top-only-gate planarMOSFETwith otherwise similar doping profiles, gate length and gate oxide thickness. The experimental characteristics of the nanowire and planar MOSFETs were compared with theoretical sim...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:
  • Nano letters

دوره 8 5  شماره 

صفحات  -

تاریخ انتشار 2008