Symbol Synchronization for SDR Using a Polyphase Filterbank Based on an FPGA
نویسندگان
چکیده
This paper is devoted to the proposal of a highly efficient symbol synchronization subsystem for Software Defined Radio. The proposed feedback phase-locked loop timing synchronizer is suitable for parallel implementation on an FPGA. The polyphase FIR filter simultaneously performs matched-filtering and arbitrary interpolation between acquired samples. Determination of the proper sampling instant is achieved by selecting a suitable polyphase filterbank using a derived index. This index is determined based on the output either the Zero-Crossing or Gardner Timing Error Detector. The paper will extensively focus on simulation of the proposed synchronization system. On the basis of this simulation, a complete, fully pipelined VHDL description model is created. This model is composed of a fully parallel polyphase filterbank based on distributed arithmetic, timing error detector and interpolation control block. Finally, RTL synthesis on an Altera Cyclone IV FPGA is presented and resource utilization in comparison with a conventional model is analyzed.
منابع مشابه
Multirate digital filters for symbol timing synchronization in software defined radios
This paper describes the use of a polyphase filterbank to perform the interpolations required for symbol timing synchronization in a sampled-data receiver. The polyphase filterbank possesses advantages over architectures based on separate matched and interpolation filters. Interpolations are realized by filterbank index selection and a separate interpolating filter following the matched filter ...
متن کاملReconfigurable GSM Digital up Converter for Multirate Systems
In this paper an efficient multiplier based approach is presented to implement digital up converter for Software Defined Radio based GSM applications. The proposed DUC design has been implemented by hybridizing the multiplier based and multiplier less techniques. The concept of polyphase decomposition technique has been used to map the design on multiplier based FPGA. The speed performance has ...
متن کاملSynchronization in Software Radios-Carrier and Timing Recovery Using FPGAs
Software defined radios ( S D R ) are highly configurable hardware platforms that provide the technology for realizing the rapidly expanding third (and future) generation digital wireless communication infrastructure. Many sophisticated signal processing tasks are performed in a SDR, including advanced compression algorithms, power control, channel estimation, equalization, forward error contro...
متن کاملFPGA Implementation of Carrier Synchronization for QAM Receivers
Software defined radios (SDR) are highly configurable hardware platforms that provide the technology for realizing the rapidly expanding third (and future) generation digital wireless communication infrastructure. While there are a number of silicon alternatives available for implementing the various functions in a SDR, field programmable gate arrays (FPGAs) are an attractive option for many of...
متن کاملA 2GHz Digital Filterbank Correlator
The combination of traditional polyphase filter architecture with a new multiplier-rich FPGA family provides the means to build wideband (GHz), flexible and high dynamic range filterbanks and FX correlators using a small number of commodity ICs. A 2GHz 4k-channel unit, serving as a prototype for next generation ATNF correlators and as an SKA demonstrator, is described. Polyphase Digital Filterb...
متن کامل