Design and characterization of low loss 50 picoseconds delay line on SOI platform.
نویسندگان
چکیده
We design and experimentally demonstrate 50 picoseconds (ps) low loss delay line on 300 nm SOI platform. The delay line unit consists of straight rib waveguide and strip bend section linked by a transition taper waveguide. Low propagation loss of ~0.1 dB/cm is achieved on the straight rib waveguide. With taking into account both low loss and desirable delay, a complete design and characterization process for passive delay line is presented. Our measurement results show that about 0.7 dB excess loss is achievable for 50 ps delay. The loss can be further reduced by adjusting the layout parameters.
منابع مشابه
Silicon-on-Insulator (SOI) Delay-Line Interferometer with Low Polarization-Dependent Wavelength Shift
A 40 Gbit/s delay-line interferometer realized in SOI rib waveguide technology is presented. Across the C-band we demonstrate high uniformity, low loss, low PDL, and PDF as low as 1 GHz for the SOI interferometer.
متن کاملInvestigation and simulation of the effect of Substrate Doping on the Switching Delay of 22nm Double-Insulating UTBB SOI MOSFET
In this paper, for the first time, the effect of the substrate doping of 22nm double-insulating UTBB silicon-on-insulator device on the switching performance and turn-on delay of the transistor is investigated. In UTBB devices, the substrate voltage is varied from positive to zero then negative voltages to trade-off transistor speed against the leakage current. Various circuit design procedures...
متن کاملFabrication and characterization of As2S3/Y3Fe5O12 and Y3Fe5O12/SOI strip-loaded waveguides for integrated optical isolator applications
We report two novel strategies to integrate magneto-optical oxides on oxidized silicon and SOI platforms based on strip-loaded waveguide structures. By using conventional waveguide fabrication and thin film deposition techniques, strip-loaded waveguides for magneto-optical non-reciprocal phase shift (NRPS) applications can be integrated on a silicon platform. As a demonstration, two structures,...
متن کاملBoosted Voltage Scheme with Active Body-Biasing Control on PD-SOI for Ultra Low Voltage Operation
In this paper, we propose an Active Body-biasing Controlled (ABC)-Bootstrap PTL (Pass-Transistor Logic) on PD-SOI for ultra low power design. Although simply lowering the supply voltage (VDD) causes a lack of driving power, our boosted voltage scheme employing a strong capacitive coupling with ABC-SOI improves a driving power and allows lower voltage operation. We also present an SOI-SRAM desig...
متن کاملHigh-resolution and all-digital on-chip delay measurement with low supply sensitivity for SoC applications
An all-digital on-chip delay measurement (OCDM) architecture with high delay measurement resolution and low supply voltage sensitivity for efficiently detection and diagnosis in the high performance system-on-chip (SoC) applications is presented. Based on the proposed differential delay line pair (DDLP) and an cascadestage delay line, the quantization resolution of the proposed OCDM not only ha...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- Optics express
دوره 21 18 شماره
صفحات -
تاریخ انتشار 2013