Exploring the feasibility of selective hardening for combinational logic
نویسندگان
چکیده
In this work we introduce a cost-aware methodology for selective hardening of combinational logic cells, which provides a list of the most effective candidates for hardening. Two heuristics are proposed in order to define when selective hardening becomes unfeasible. The methodology and the heuristics are applied to a set of benchmark circuits using costs extracted from an actual standard cell library. The results then show that both heuristics might be appropriate for different scenarios.
منابع مشابه
Applying Residue Arithmetic Codes to Combinational Logic to Reduce Single Event Upsets_RADECS_2013
Mitigating Single Event Upsets (SEU) in combinatorial logic is conventionally accomplished through redundancy based Radiation Hardening By Design (RHBD) methods such as Triple Module Redundancy (TMR). A hardening technique based on residue arithmetic codes (RAC) is proposed as a lower overhead alternative for detecting and correcting SEUs in arithmetic logic units. Simulations and analyses at t...
متن کاملDynamic Fault Diagnosis on Recon gurable Hardware
In this paper, we introduce a new approach for locating and diagnosing faults in combinational circuits. The approach is based on automatically designing a circuit which implements a closest-match fault location algorithm specialized for the combinational circuit under diagnosis (CUD). This approach eliminates the need for large storage required by a software based fault diagnosis. In this pape...
متن کاملAnt Colony System for the Design of Combinational Logic Circuits
In this paper we propose an application of the Ant System (AS) to optimize combinational logic circuits at the gate level. We deene a measure of quality improvement in partially built circuits to compute the distances required by the AS and we consider as optimal those solutions that represent functional circuits with a minimum amount of gates. The proposed methodology is described together wit...
متن کاملATPG for combinational circuits on configurable hardware
In this paper, a new approach for generating test vectors that detects faults in combinational circuits is introduced. The approach is based on automatically designing a circuit which implements the -algorithm, an automatic test pattern generation (ATPG) algorithm, specialized for the combinational circuit. Our approach exploits fine-grain parallelism by performing the following in three clock ...
متن کاملApplications of Fuzzy Program Graph in Symbolic Checking of Fuzzy Flip-Flops
All practical digital circuits are usually a mixture of combinational and sequential logic. Flip–flops are essential to sequential logic therefore fuzzy flip–flops are considered to be among the most essential topics of fuzzy digital circuit. The concept of fuzzy digital circuit is among the most interesting applications of fuzzy sets and logic due to the fact that if there has to be an ultimat...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- Microelectronics Reliability
دوره 52 شماره
صفحات -
تاریخ انتشار 2012