Impact of Non-blocking Vias on Electromigration and Circuit-level Reliability Assessments of Cu Interconnects
نویسندگان
چکیده
In Cu metallization, refractory metal liners at vias generally block electromigration. As liner thicknesses are decreased, fully-blocking liners at vias become less certain due to liner ruptures. We have developed and exercised a reliability CAD tool, SysRel, for circuit-level interconnect reliability assessments, and used it to assess the impact of non-blocking vias on circuit-level reliability with Cu metallization. SysRel utilizes a hierarchical reliability analysis with fundamental reliability units that sufficiently captures the differences in electromigration failure between Al and Cu metallization. This paper is the first discussion of its application to real circuit elements, to investigate the impact of non-blocking vias on circuit-level reliability. As observed in a 32-bit comparator circuit layout, the presence of non-blocking vias leads to an overall reduction in the number of mortal trees and to an increase in the effective length of the mortal trees. Full-chip reliability degrades if electromigration lifetime is treated as a strong function of line length.
منابع مشابه
Design tool and methodologies for interconnect reliability analysis in integrated circuits
Total on-chip interconnect length has been increasing exponentially with technology scaling. Consequently, interconnect-driven design is an emerging trend in state-ofthe-art integrated circuits. Cu-based interconnect technology is expected to meet some of the challenges of technology scaling. However, Cu interconnects still pose a reliability concern due to electromigration-induced failure over...
متن کاملInvestigation of the Fundamental Reliability Unit for Cu Dual-damascene Metallization
An investigation has been carried out to determine the fundamental reliability unit of copper dual-damascene metallization. Electromigration experiments have been carried out on straight via-to-via interconnects in the lower metal (M1) and the upper metal (M2), and in a simple interconnect tree structure consisting of straight via-to-via line with an extra via in the middle of the line (a “dott...
متن کاملCharacterization of thermal stresses in through-silicon vias for three- dimensional interconnects by bending beam technique
Related Articles Nucleation and propagation of voids in microbumps for 3 dimensional integrated circuits Appl. Phys. Lett. 99, 251913 (2011) Mobility and Dit distributions for p-channel MOSFETs with HfO2/LaGeOx passivating layers on germanium J. Appl. Phys. 110, 114504 (2011) “Stubborn” triaminotrinitrobenzene: Unusually high chemical stability of a molecular solid to 150 GPa J. Chem. Phys. 135...
متن کاملReliability of TSV interconnects: Electromigration, thermal cycling, and impact on above metal level dielectric
0026-2714/$ see front matter 2012 Elsevier Ltd. A http://dx.doi.org/10.1016/j.microrel.2012.06.021 ⇑ Corresponding author at: STMicroelectronics, 8 Crolles, France. Tel.: +33 4 38 92 27 30. E-mail address: [email protected] (T. Frank). In this paper, reliability of Through Silicon via (TSV) interconnects is analyzed for two technologies. First part presents an exhaustive analysis of Cu TSV-la...
متن کاملImpact of Joule Heating on Deep Sub-Micron Cu/low-k Interconnects
This paper investigates the impact of Joule heating on the scaling trends of advanced VLSI interconnects. It shows that the interconnect Joule heating can strongly affect the maximum operating temperature of the global wires which, in turn, will constrain the scaling of current density to mitigate electromigration and, thus, greatly degrade the expected speed improvement from the use of low-k d...
متن کامل