Scaling trends of power noise in 3-D ICs
نویسندگان
چکیده
Power supply noise in three-dimensional integrated circuits (3-D ICs) considering scaled CMOS and through silicon via (TSV) technologies is the focus of this paper. A TSV and inductance aware cell-based 3-D power network model is proposed and evaluated. Constant TSV aspect ratio and constant TSV area penalty scaling, as two scenarios of TSV technology scaling, are discussed. A comparison of power noise among via-first, via-middle, and via-last TSV technologies with CMOS scaling is also presented. When the TSV technology is a primary bottleneck in high performance 3-D ICs, an increasing TSV area penalty should be adopted to produce lower power noise. As a promising TSV technology, via-middle TSVs are shown to produce the lowest power noise with CMOS technology scaling. & 2015 Elsevier B.V. All rights reserved.
منابع مشابه
Scaling Trends of Power Supply Noise in TSV-Based Three-Dimensional Integrated Circuits
Acknowledgments First, I would like to thank Professor Eby G. Friedman, my research and thesis adviser throughout my master's studies. It is his brilliant suggestion and patient guidance on my research that makes this work possible. His character of responsibility and wisdom on life deserves my study for my entire life. I appreciate the opportunity to work with Professor Eby G. Friedman and for...
متن کاملModeling and Design Techniques for 3-D ICs under Process, Voltage, and Temperature Variations
Three-dimensional (3-D) integration is a promising solution to further enhance the density and performance of modern integrated circuits (ICs). In 3-D ICs, multiple dies (tiers or planes) are vertically stacked. These dies can be designed and fabricated separately. In addition, these dies can be fabricated in different technologies. The effect of different sources of variations on 3-D circuits,...
متن کاملSubstrate Coupling Trends in Future CMOS Technologies
Coupling through common silicon substrate has become an important limiting factor in high-performance mixed-signal ICs. A study of the evolution of this type of interaction with technology scaling down is presented in this paper. The level of noise when devices and parasitic elements are scaled down is obtained for a typical situation. High performance and low power scaling scenarios are consid...
متن کاملEffect of trends on detrended fluctuation analysis.
Detrended fluctuation analysis (DFA) is a scaling analysis method used to estimate long-range power-law correlation exponents in noisy signals. Many noisy signals in real systems display trends, so that the scaling results obtained from the DFA method become difficult to analyze. We systematically study the effects of three types of trends--linear, periodic, and power-law trends, and offer exam...
متن کامل18th Int'l Symposium on Quality Electronic Design
Design of gate-level monolithic three-dimensional integrated circuits (3-D ICs) requires 3-D placement, 3-D clocktree synthesis, 3-D routing and monolithic inter-layer via insertion, 3-D timing and power optimization, and so on. Until now, however, various research on gate-level monolithic 3-D ICs focused on analysis of wirelength, power consumption, performance, thermal characteristics, etc. b...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- Integration
دوره 51 شماره
صفحات -
تاریخ انتشار 2015