IBM System z10 processor cache subsystem microarchitecture
نویسندگان
چکیده
With the introduction of the high-frequency IBM System z10e processor design, a new, robust cache hierarchy was needed to enable up to 80 of these processors aggregated into a tightly coupled symmetric multiprocessor (SMP) system to reach their performance potential. Typically, each time the processor frequency increases by a significant factor, as did the z10e processor over the predecessor IBM System z9t processor, the access time of data, as measured by the number of processor cycles beyond the level 1 cache on an identical processor cache subsystem, would increase proportionally as well because the flight time on the chip interconnects across multiple hardware packaging levels has stayed relatively constant in nanoseconds. To address the latency scaling problem and the increased demand of the larger 80-way SMP size, the z10 processor cache subsystem introduces new innovative concepts and solutions.
منابع مشابه
IBM zEnterprise 196 microprocessor and cache subsystem
microprocessor and cache subsystem F. Busaba M. A. Blake B. Curran M. Fee C. Jacobi P.-K. Mak B. R. Prasky C. R. Walters The IBM zEnterpriseA 196 (z196) system, announced in the second quarter of 2010, is the latest generation of the IBM System zA mainframe. The system is designed with a new microprocessor and memory subsystems, which distinguishes it from its z10A predecessor. The system has u...
متن کاملIBM POWER6 microarchitecture
microarchitecture H. Q. Le W. J. Starke J. S. Fields F. P. O’Connell D. Q. Nguyen B. J. Ronchetti W. M. Sauer E. M. Schwarz M. T. Vaden This paper describes the implementation of the IBM POWER6e microprocessor, a two-way simultaneous multithreaded (SMT) dual-core chip whose key features include binary compatibility with IBM POWER5e microprocessor-based systems; increased functional capabilities...
متن کاملIntroduction to HiperDispatch Management Mode with z10
HiperDispatch was introduced with IBM’s z10 server, and is available (via PTFs) on z/OS V1R7, z/OS V1R8, and z/OS V1R9. HiperDispatch was designed to (1) minimize the z10 hardware performance degradation caused by processor cache misses, and (2) maximize the amount of CPU processing power associated with any single logical processor. To achieve these design objectives, HiperDispatch implemented...
متن کاملProcessor subsystem interconnect architecture for a large symmetric multiprocessing system
Integral to the significant capacity growth of the IBM eServer z990 (the eighth-generation zSeries CMOS-based server) from its predecessor z900 system is the interconnect architecture, which tightly couples 48 customer CPUs in the system. A major attribute of this architecture is a new “hot swap” feature which improves zSeries system availability for customers by permitting the substitution or ...
متن کاملA multithreaded
This paper describes the microarchitecture of the RS64 IV, a multithreaded PowerPC processor, and its memory system. Because this processor is used only in IBM iSeries and pSeries commercial servers, it is optimized solely for commercial server workloads. Increasing miss rates because of trends in commercial server applications and increasing latency of cache misses because of rapidly increasin...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- IBM Journal of Research and Development
دوره 53 شماره
صفحات -
تاریخ انتشار 2009