Channel linearity mismatch effects in time-interleaved ADC systems
نویسندگان
چکیده
A time-interleaved ADC system is an effective way to implement a high-sampling-rate ADC with relatively slow circuits. In the system, several channel ADCs operate at interleaved sampling times as if they were effectively a single ADC operating at a much higher sampling rate. Mismatches among channel ADCs degrade SNR and SFDR of the ADC system as a whole, and the effects of offset, gain and bandwidth mismatches as well as timing skew of the clocks distributed to the channels have been well investigated. This paper investigates the channel linearity mismatch effects in the time-interleaved ADC system, which are very important in practice but had not been investigated previously. We consider two cases: differential nonlinearity mismatch and integral nonlinearity mismatch cases. Our numerical simulation shows distinct features of such mismatch especially in frequency domain. The derived results can be useful for deriving calibration algorithms to compensate for the channel mismatch effects. key words: ADC, interleave, channel mismatch, DNL, INL
منابع مشابه
International journal of advanced scientific and technical research Issue 4 volume 1, January-February 2014 Available online on http://www.rspublication.com/ijst/index.html ISSN 2249-9954
Here in this paper we are presenting a digital system background technique for correcting the time, offset, error rate and gain mismatches in a time-interleaved analog-to-digital converter (ADC) system for N-channel communication using 8-bit ADC0808 IC’s. A time-interleaved A–D converter (ADC) system is an effective way to implement a high-sampling-rate ADC with relatively slow circuits. This p...
متن کاملModeling, Identification, and Compensation of Channel Mismatch Errors in Time-Interleaved ADCs
Modern signal processing applications emerging in telecommunication and instrumentation industries need high-speed analog-to-digital converters (ADCs), which can be achieved by employing a time-interleaved parallel array of ADCs (time-interleaved ADCs). The time interleaving of the channels allows to increase the sampling rate by the number of channels compared to a single channel. Unfortunatel...
متن کاملAn Adaptive Mismatch Error Cancellation Architecture for Time-Interleaved A/D Converters
The Time-Interleaved Analog-to-Digital Converter (TI-ADC) is an efficient approach to systems requiring very high sampling rate with medium to high resolution. However, interchannel mismatches and process variations appear as a main bottleneck leading to substantial degradation in global TI-ADC performance. In this paper, an adaptive compensation technique is proposed for improving the overall ...
متن کاملAnalysis of Mismatch Effects in Randomly Interleaved A/D Converter System, Report no. 2496
To significantly increase the sampling rate of an A/D converter (ADC), a time interleaved ADC system is a good option. The drawback of a time interleaved ADC system is that the ADCs are not exactly identical due to errors in the manufacturing process. This means that time, gain and offset mismatch errors are introduced in the ADC system. These errors cause non harmonic distortion in the sampled...
متن کاملImproving Accuracy of Analog-to-Digital Converters
This paper introduces three popular analog-to-digital converter (ADC) architectures to readers: the flash ADC, the multi-step flash ADC, and the pipeline ADC. The fundamental operating principles of these three architectures are described. The specific topic of interest of this paper is methods of improving ADC accuracy. For the flash ADC, the concept of 2X interpolation to increase ADC resolut...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2001