Extended VHDL for the rapid prototyping of systems with synthesizable and nonsynthesizable subsystems
نویسندگان
چکیده
System design is typically done in VHDL to facilitate top-down design and to enable the mapping of a design to many implementations. Reusabil-ity of subsystems to date has largely been performed with libraries of synthesizable VHDL subsystems. This paper presents recommended extensions to VHDL to allow the VHDL designer to interact with nonsynthesizable subsystems while still designing in VHDL. The extended VHDL code is passed through a precompiler that outputs two standard VHDL les: A simulatable VHDL model of the system, and a synthesizable model of the design where subsystems are replaced by signals to the external hardware.
منابع مشابه
A case study of system synthesis with non-synthesizable components using extended VHDL
Extensions to VHDL have been deened in order to produce a compiler that allows for system design with synthesizable and non-synthesizable multi-chip subsystems. The compiler has been completed and this paper presents a case study that has been made to evaluate the merits and limitations of this approach. Finally, a brief discussion is made of the error generation capability that results from th...
متن کاملA High Level Synthesizable Divider-multiplier Core for Rapid Prototyping
In this paper a divider-multiplier reusable library cell is presented. The division is implemented by means of a successive multiplication algorithm. The resulting structure uses a fixed-point format and two’s complement arithmetic for any size operands. It is coded with the VHDL synthetizable subset for the Synopsys Behavioral Compiler. The area and time delay results for different operand siz...
متن کاملRepresentation for Synthesis VHDL Package Compile Constraints & Script Behavioral Compiler Further
In this paper we introduce DG2VHDL, a design tool which bridges the gap between an abstract graphical description of a DSP algorithm and its concrete hardware description language (HDL) representation. DG2VHDL automatically translates a Dependence Graph (DG) 1] into a synthesizable, behavioral VHDL entity that can be input to industrial strength behavioral compilers for producing silicon implem...
متن کاملRapid prototyping of a communication controller for the CAN bus
Fast Prototyping of Memory Models in VHDL for Hardware Emulation p. 108 New Design and Prototyping Methods are Needed in Missile Electronics Industry p. 116 Industrial Approach in Design Methodologies for Mobile Communication Systems p. 122 ASIC Prototyping with Reprogrammable Implementations of Large ASICs p. 127 Rapid-Prototyping of Embedded Systems via Reprogrammable Devices p. 133 CO: The C...
متن کاملAutomatic VHDL Model Generation of Parameterized FIR Filters
This paper describes a tool that automatically generates structural level VHDL models of FIR Filters, given a set of parameters which define the filter. Automatic generation of such models allows the designer to rapidly explore the design space, testing the impact of changes on the design. The tool is based on a general purpose computer arithmetic component package, so it can easily be extended...
متن کامل