Interface Engineering for the Enhancement of Carrier Transport in Black Phosphorus Transistor with Ultra-Thin High-k Gate Dielectric
نویسندگان
چکیده
Black phosphorus (BP) is the most stable allotrope of phosphorus which exhibits strong in-plane anisotropic charge transport. Discovering its interface properties between BP and high-k gate dielectric is fundamentally important for enhancing the carrier mobility and electrostatics control. Here, we investigate the impact of interface engineering on the transport properties of BP transistors with an ultra-thin hafnium-dioxide (HfO2) gate dielectric of ~3.4 nm. A high hole mobility of ~536 cm(2)V(-1)s(-1) coupled with a near ideal subthreshold swing (SS) of ~66 mV/dec were simultaneously achieved at room temperature by improving the BP/HfO2 interface quality through thermal treatment. This is attributed to the passivation of phosphorus dangling bonds by hafnium (Hf) adatoms which produces a more chemically stable interface, as evidenced by the significant reduction in interface states density. Additionally, we found that an excessively high thermal treatment temperature (beyond 200 °C) could detrimentally modify the BP crystal structure, which results in channel resistance and mobility degradation due to charge-impurities scattering and lattice displacement. This study contributes to an insight for the development of high performance BP-based transistors through interface engineering.
منابع مشابه
Black Phosphorus Based Field Effect Transistors with Simultaneously Achieved Near Ideal Subthreshold Swing and High Hole Mobility at Room Temperature
Black phosphorus (BP) has emerged as a promising two-dimensional (2D) material for next generation transistor applications due to its superior carrier transport properties. Among other issues, achieving reduced subthreshold swing and enhanced hole mobility simultaneously remains a challenge which requires careful optimization of the BP/gate oxide interface. Here, we report the realization of hi...
متن کاملChannel thickness dependency of high-k gate dielectric based double-gate CMOS inverter
This work investigates the channel thickness dependency of high-k gate dielectric-based complementary metal-oxide-semiconductor (CMOS) inverter circuit built using a conventional double-gate metal gate oxide semiconductor field-effect transistor (DG-MOSFET). It is espied that the use of high-k dielectric as a gate oxide in n/p DG-MOSFET based CMOS inverter results in a high noise margin as well...
متن کاملHot-Carrier Reliability of P-MOSFET with Ultra-Thin Silicon Nitride Gate Dielectric
The degradation of 100 nm effective channel length pMOS transistors with 14 A equivalent oxide thickness JVD Si3N4 gate dielectric under hot-carrier stress is studied. Interface-state generation is identified as the dominant degradation mechanism. Hot-carrier-induced gate leakage may become a new reliability concem. Hot-carrier reliability of 14 A Si3N4 transistors is compared to reliability of...
متن کاملImpact and Origin of Interface States in MOS Capacitor with Monolayer MoS2 and HfO2 High-k Dielectric
Two-dimensional layered semiconductors such as molybdenum disulfide (MoS2) at the quantum limit are promising material for nanoelectronics and optoelectronics applications. Understanding the interface properties between the atomically thin MoS2 channel and gate dielectric is fundamentally important for enhancing the carrier transport properties. Here, we investigate the frequency dispersion mec...
متن کاملA Computational Study on the Performance of Graphene Nanoribbon Field Effect Transistor
Despite the simplicity of the hexagonal graphene structure formed by carbon atoms, the electronic behavior shows fascinating properties, giving high expectation for the possible applications of graphene in the field. The Graphene Nano-Ribbon Field Effect Transistor (GNRFET) is an emerging technology that received much attention in recent years. In this paper, we investigate the device performan...
متن کامل