A fully digital clock and data recovery with fast frequency offset acquisition technique for MIPI LLI applications
نویسندگان
چکیده
A new frequency offset compensation technique for the MIPI Low Latency Interface (LLI) application is proposed. The proposed clock and data recovery (CDR) circuit has a composite structure of bang-bang and oversampling phase detectors with an offset estimator. Digitally estimated frequency offset is used to determine the gain of the 2nd order digital CDR. An elastic FIFO for the oversampled multi-phase data stream is not needed, because the proposed offset estimator can compensate for frequency offset instead. With a frequency offset ranging from 60,000 ppm to +60,000 ppm, the proposed CDR has a very fast and almost constant lock acquisition time of less than 15 unit intervals and a short recovery logic latency of 1 unit interval. The proposed digital CDR is implemented using 65-nm CMOS technology. It consumes 5.1mW from a 1.2-V power supply at 5.8Gb/s.
منابع مشابه
Part I: Frequency Offset Acquisition and Tracking Algorithms
Wireless receivers process signals that bear information as well as disturbances caused by the transmitter/receiver circuits and channel impairments such as fad:ing, interference, and additive white gaussian noise (AWGN). Usually, the receiver knows only some statistical properties of the signal and disturbances. From these statistical properties and using a finite observation of the received s...
متن کاملA Study on Fully Digital Clock Data Recovery Utilizing Time to Digital Converter
Conventional clock and data recovery (CDR) using a phase locked loop (PLL) suffers from problems such as long lock time, low frequency acquisition and harmonic locking. Consequently, a CDR system using a time to digital converter (TDC) is proposed. The CDR consists of simple arithmetic calculation and a TDC, allowing a fully digital realization. In addition, utilizing a TDC also allows the CDR ...
متن کاملA High Precision and Low Power Digital Synchronous Clock for Sensor Network
The applications envisioned for sensor networks require collaborative execution of a distributed task amongst a large set of sensor nodes. This is realized by exchanging messages that are time-stamped using the local clocks on the nodes. Therefore, time synchronization becomes an indispensable piece of infrastructure in such systems. We propose a design of synchronous clock using digital tune m...
متن کاملDesign and Implementation of Field Programmable Gate Array Based Baseband Processor for Passive Radio Frequency Identification Tag (TECHNICAL NOTE)
In this paper, an Ultra High Frequency (UHF) base band processor for a passive tag is presented. It proposes a Radio Frequency Identification (RFID) tag digital base band architecture which is compatible with the EPC C C2/ISO18000-6B protocol. Several design approaches such as clock gating technique, clock strobe design and clock management are used. In order to reduce the area Decimal Matrix C...
متن کاملAn All-Digital Phase-Locked Loop (ADPLL)-Based Clock Recovery Circuit
A new algorithm for all-digital phase-locked loops (ADPLL) with fast acquisition and large pulling range is presented in this paper. Based on the proposed algorithm, portable cell-based implementations for clock recovery with functions of a frequency synthesizer and on-chip clock generator are completed by standard cell. These modules have been designed and verified on a 0.6m CMOS process. Test...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- IEICE Electronic Express
دوره 10 شماره
صفحات -
تاریخ انتشار 2013