Parsimonious Circuits for Error-Tolerant Applications through Probabilistic Logic Minimization
نویسندگان
چکیده
Contrary to the existing techniques to realize inexact circuits that relied mostly on scaling of supply voltage or pruning of “leastsignificant” components in conventional correct circuits to achieve cost (energy, delay and/or area) and accuracy tradeoffs, we propose a novel technique called Probabilistic Logic Minimization which relies on synthesizing an inexact circuit in the first place resulting in zero hardware overhead. Extensive simulations of the datapath elements designed using the proposed technique demonstrate that normalized gains as high as 2X9.5X in the Energy-Delay-Area product can be obtained when compared to the corresponding correct designs, with a relative error magnitude percentage as low as 0.001% upto 1%.
منابع مشابه
A Design Methodology for Reliable MRF-Based Logic Gates
Probabilistic-based methods have been used for designing noise tolerant circuits recently. In these methods, however, there is not any reliability mechanism that is essential for nanometer digital VLSI circuits. In this paper, we propose a novel method for designing reliable probabilistic-based logic gates. The advantage of the proposed method in comparison with previous probabilistic-based met...
متن کاملImplementing Energy-parsimonious Inexact/Approximate Circuits for Error-tolerant Applications
A. Lingamneni, J.-L. Nagel, P.-A. Beuchat, M. Morgan, C. C. Enz, C. Piguet In this paper, CSEM presents a novel cross-layer co-design framework for implementing high energy-parsimonious inexact circuits, or circuits in which the accuracy of the output can be traded for substantial cost (energy, delay and/or area) savings, with zero hardware overheads. Measured results of a prototype chip (consi...
متن کاملMaximum error modeling for fault-tolerant computation using maximum a posteriori (MAP) hypothesis
The application of current generation computing machines in safety-centric applications like implantable biomedical chips and automobile safety has immensely increased the need for reviewing the worst-case error behavior of computing devices for fault-tolerant computation. In this work, we propose an exact probabilistic error model that can compute the maximum error over all possible input spac...
متن کاملReversible Logic Multipliers: Novel Low-cost Parity-Preserving Designs
Reversible logic is one of the new paradigms for power optimization that can be used instead of the current circuits. Moreover, the fault-tolerance capability in the form of error detection or error correction is a vital aspect for current processing systems. In this paper, as the multiplication is an important operation in computing systems, some novel reversible multiplier designs are propose...
متن کاملStudy of Circuit-Specific Error Bounds for Fault-Tolerant Computation using Maximum a posteriori (MAP) Hypothesis
The study of reliable computation using unreliable components can be extended from stand-alone components and homogeneous networks to heterogeneous circuits. Since the components in such circuits are subjected to circuit-specific aspects like reconvergence and logic masking, their error bounds are highly dependent on circuit structure and the error bounds for each circuit is unique in that way....
متن کامل