A STAFAN-like functional testability measure for register-level circuits
نویسندگان
چکیده
STAFAN (Statistical Fault Analysis) is a well known testability analysis program which predicts the fault coverage of a digital circuit under the stuck-at fault model, without actually performing fault simulation. STAFAN offers speed advantage over other testability analysis programs such as SCOAP; further, it explicitly predicts the fault coverage for a given test set, unlike other testability measures which are harder to interpret. STAFAN works on gate-level digital circuits composed of basic logic gates. In this work, we show how a STAFAN-like testability analysis program can be constructed for circuits built out of register-level modules. With the proliferation of high-level synthesis and testability-driven synthesis, it is becoming more and more important to have fast testability analysis tools which operate on register-level components such as adders, multipliers, multiplexers, busses, and so on. Our testability analysis algorithm, which we call FSTAFAN, fills this void. We have implemented FSTAFAN on a Sun/SPARC workstation and describe its performance on several register-level circuits.
منابع مشابه
TAO: regular expression based high-level testability analysis and optimization
In this paper, we present TAO, a novel methodology for highlevel testability analysis and optimization of register-transfer level controller/data path circuits. Unlike existing high-level testing techniques that cater restrictively to certain classes of circuits or design styles, TAO exploits the algebra of regular expressions to provide a unified framework for handling a wide variety of circui...
متن کاملEffect of RTL Coding Style On Testability*
This paper illustrates the effect of functional Register Transfer Level (RTL) coding styles on the testability of synthesized gate-level circuits. Thus, the advantage of having a RTL code analyzer to reduce the number of untestable faults, thereby improving the overall testability of a design is presented. In addition, it has been also observed that writing efficient RTL code to improve testabi...
متن کاملNonscan design-for-testability techniques using RT-level design information
This paper presents non-scan design-for-testability techniques applicable to register-transfer (RT) level data path circuits. Knowledge of high-level design information, in the form of the RT-level structure, as well as the functions of the RT-level components, is utilized to develop effective non-scan DFT techniques. Instead of conventional techniques of selecting flip-flops (FF) to make contr...
متن کاملA Testability Analysis Method for Register-Transfer Level Descriptions
| In this paper, we propose a new testability analysis method for Register-Transfer Level(RTL) descriptions. The proposed method is based on the idea of testability analysis in terms of dataow and control structure which can be extracted from RTL designs. We analyze testability of RTL descriptions with more testability measures than those of conventional gate-level testability, so that the meth...
متن کاملVirta: Virtual Port Based Register-transfer Level Testability Analysis and Improvements
The work deals with testability analysis of data-path within register-transfer level digital circuits and with utilizing its results in selected areas in digital circuit diagnostics area. In the work, it is shown that it is advantageous if each module stored in a design library is equipped both with design-related information and special diagnosticsrelated information usable for testability-ana...
متن کامل