Smart Communication Using 2D and 3D Mesh Network-on-Chip

نویسندگان

چکیده

Network on chip (NoC) is an integrated communication system (SoC), efficiently connecting various intellectual property (IP) modules a single die. NoC has been suggested as enormously scalable solution to overcome the problems in SoC. The performance of depends several aspects terms area, latency, throughput, and power. In this paper, 2D 3D mesh Virtex-5 field-programmable gate array (FPGA) studied. design carried Xilinx ISE 14.7 behavior model followed based XY XYZ routing for respectively. functional simulation performed Modelsim 10.0 software. on-chip communicationis verified with different cluster sizes that pre-estimates hardware resources utilization FPGA. algorithm provides substantial platform designers issues configuration synthesis FPGA case multiple processing elements, routers, cache controllers are helpful embedded smart wireless communication.

برای دانلود باید عضویت طلایی داشته باشید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

CAFT: Cost-aware and Fault-tolerant routing algorithm in 2D mesh Network-on-Chip

By increasing, the complexity of chips and the need to integrating more components into a chip has made network –on- chip known as an important infrastructure for network communications on the system, and is a good alternative to traditional ways and using the bus. By increasing the density of chips, the possibility of failure in the chip network increases and providing correction and fault tol...

متن کامل

2D Hexagonal Mesh Vs 3D Mesh Network on Chip: A Performance Evaluation

3D Network on Chip (NoC) has emerged as a new platform to meet the performance requirements and scaling challenges of System on Chip. More investigations require addressing challenges in multiport topologies, minimizing foot printing of nodes and interconnections of wires. This paper discusses multi-port NoC topologies and routing in 2D hexagonal and 3D mesh NoC. Deadlock free routing for 2D he...

متن کامل

On Dynamic Communication Performance of a Hierarchical 3D-Mesh Network

A Hierarchical 3D-Mesh (H3DM) Network is a 2D-mesh network of multiple basic modules (BMs), in which the basic modules are 3D-torus networks that are hierarchically interconnected for higher-level networks. In this paper, we evaluate the dynamic communication performance of a Hierarchical 3D-Mesh (H3DM) network using a deadlock-free routing algorithm with minimum number of virtual channels unde...

متن کامل

On the Use of Multiplanes on a 2D Mesh Network-on-Chip

Alike interconnection networks for parallel systems, Networks-onchip (NoC) must provide high bandwidth and low latency, but they are further constrained by their on-chip power budget. Consequently, simple network topologies such as the 2D Mesh with shallow buffers and simple routing strategies such as dimensional order routing (DOR) have been widely used in order to achieve this goal. A low num...

متن کامل

Modeling and Simulation of 2D Mesh Topological Network on Chip (NOC)

Network on chip (NOC) architecture is an approach to develop large and complex systems on a single chip. In this work, 2D mesh topological structure has been implemented in Very High Speed Integrated Circuit Hardware Description Language (VHDL). The architecture supports physical and architectural level design integration. Basic communication mechanism between resources is envisioned to be pack...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

ژورنال

عنوان ژورنال: Intelligent Automation and Soft Computing

سال: 2022

ISSN: ['2326-005X', '1079-8587']

DOI: https://doi.org/10.32604/iasc.2022.024770