Industrial testing of integrated circuits PWM Controllers.
نویسندگان
چکیده
منابع مشابه
Testing Superconductor Logic Integrated Circuits
—Superconductor logic has the potential of extremely low-power consumption and ultra-fast digital signal processing. Unfortunately, the obtained yield of the present processes is low and specific faults occur. This paper deals with fault-modelling, Design-for-Test structures, and ATPG for these integrated circuits. Index Terms— Fault modelling, Design-for-Test, Defect Monitor Structures, ATPG
متن کاملImplementation of CMOS fuzzy controllers as mixed-signal integrated circuits
This paper discusses architectural and circuit-level aspects related to hardware realizations of fuzzy controllers. A brief overview on fuzzy inference methods is given focusing on chip implementation. The singleton or zero-order Sugeno’s method is chosen since it offers a good trade-off between hardware simplicity and control efficiency. The CMOS microcontroller described herein processes info...
متن کاملTesting and fault tolerance of integrated circuits
Today, the technological advances reduce the size of electronic components to the nanometer dimensions. This miniaturization makes manufacturing processes more complex and less reliable. This implies that it becomes very difficult to manufacture a circuit without any defects. Therefore, the manufacturing yield could decline significantly. To improve yield, fault-tolerant structures could be use...
متن کاملThermal Testing of Analogue Integrated Circuits: A Case Study
This paper discusses the use of temperature as a test observable for analogue circuits, presenting a generic configuration for analogue circuit thermal testing. As a case study, static temperature analysis is performed over a two-stage operational amplifier in view of extracting temperature waveforms at different locations on the circuit under test, both under fault-free conditions as well as i...
متن کاملVery Low Voltage Testing of SOI Integrated Circuits
Very Low Voltage (VLV) testing has been proposed to increase flaw detection in bulk silicon CMOS integrated circuits and this paper explores these and additional advantages in the context of testing Silicon-On-Insulator (SOI) integrated circuits. In the VLV regime, the history effect, which describes how delays through SOI circuits vary based on a circuit’s recent switching history, is amplifie...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
ژورنال
عنوان ژورنال: Bulletin of Bryansk state technical university
سال: 2014
ISSN: 1999-8775
DOI: 10.12737/23275