نتایج جستجو برای: network on chip

تعداد نتایج: 8685352  

2006
Norbert Wehn Timo Vogt Christian Neeb

Current and future communications systems have to provide a large degree of flexibility e.g. to provide multi-service ability, seamless roaming, softinfrastructure upgrading, user-defined propriety, simultaneous multi-standard operation, and different quality of service. This paper presents a multi-processor platform for the application domain of channel decoding. Inherently parallel decoding t...

Journal: :Microprocessors and Microsystems - Embedded Hardware Design 2013
Ciprian Radu Md. Shahriar Mahbub Lucian Vintan

This paper addresses the Network-on-Chip (NoC) application mapping problem. This is an NP-hard problem that deals with the optimal topological placement of Intellectual Property cores onto the NoC tiles. Network-on-Chip application mapping Evolutionary Algorithms are developed, evaluated and optimized for minimizing the NoC communication energy. Two crossover and one mutation operators are prop...

Journal: :IEICE Electronic Express 2014
Guohai Zheng Huaxi Gu Jian Zhu

Multicast communication has increasingly become common and indispensable for Network-on-Chip (NoC). Router is the key unit of NoC, but few of its implementations provide multicast communication directly. In this letter, we design a tree-based multicast router using differentiated subnetwork. Also, we propose a new deadlockfree routing algorithm to overcome the complex deadlock problem on NoC wh...

Journal: :IET Computers & Digital Techniques 2009
Samuel Rodrigo Simone Medardoni Jose Flich Davide Bertozzi José Duato

Chip multiprocessors (CMPs) are gaining momentum in the high-performance computing domain. Networks-on-chip (NoCs) are key components of CMP architectures, in that they have to deal with the communication scalability challenge while meeting tight power, area and latency constraints. 2D mesh topologies are usually preferred by designers of general purpose NoCs. However, manufacturing faults may ...

2013
Dawid Zydek Henry Selvaraj Laxmi Gewali

Chip MultiProcessors (CMPs) have become the primary method of build high-performance microprocessors. Besides speed, major elements such as processing elements and network on chip, allocation and management of on-chip processors are also important factor to achieve high efficiency of future CMPs. In this paper, the authors study a Processor Allocator (PA), especially the issue of its memory uti...

2013
Ebrahim Behrouzian Nejad

Routing strategies have a key role on communication and performance of the on-chip interconnection networks. Typically, each routing technique can be divided in two parts: output selection and input selection. Several efforts have been done attempting to improve output selection part. But this paper focuses on the improvement of input selection part and investigation of its impact on routers, r...

2012
Joshua Weber Erdal Oruklu

This paper introduces a new datapath architecture for reconfigurable processors. The proposed datapath is based on Network-on-Chip approach and facilitates tight coupling of all functional units. Reconfigurable functional elements can be dynamically allocated for application specific optimizations, enabling polymorphic computing. Using a modified network simulator, performance of several NoC to...

2010
Kostas Siozios Iraklis Anagnostopoulos Dimitrios Soudris

The communication problem is a challenge issue for Integrated Circuits (ICs), which usually becomes a bottleneck for performance improvement. Three-dimensional integration (3D), as well as network-on-chip (NoC), are two recent design approaches that promise to alleviate the consequences of interconnection degradation. This paper introduces a new methodology for powerefficient application mappin...

Journal: :Nano Comm. Netw. 2016
Albert Mestres Sergi Abadal Ignacio Llatser Eduard Alarcón Heekwan Lee Albert Cabellos-Aparicio

Communications are becoming the bottleneck in the performance of Chip Multiprocessor (CMP). To address this issue, the use of wireless communications within a chip has been proposed, since they offer a low latency among nodes and high reconfigurability. The chip scenario has the particularity that is static, and the multipath can be known a priori. Within this context, we propose in this paper ...

2011
Jian WANG Yubai LI Song CHAI Qicong PENG

Network-on-Chip (NoC) has been introduced to meet the communication challenges for on chip multi-processors and the bandwidth of NoC takes a significant role in area and power consumption of overall system. In order to minimize the bandwidth requirement of NoC, a mapping method is proposed to schedule the tasks of an application onto NoC architecture. More precisely, given the application task ...

نمودار تعداد نتایج جستجو در هر سال

با کلیک روی نمودار نتایج را به سال انتشار فیلتر کنید