نتایج جستجو برای: multiplier transformation

تعداد نتایج: 230415  

2007
Jesus Garcia Michael J. Schulte

Galois field arithmetic is commonly used in Reed-Solomon encoding and decoding. This paper presents the design of a combined 16-bit binary and dual Galois field (GF) multiplier. This multiplier is capable of performing either a 16-bit two’s complement or unsigned multiplication, or two independent 8-bit GF(28) multiplications in SIMD fashion. The combined multiplier is designed by modifying a c...

2017
A. Karthikeyan V. Narayanan M. Ram Kumar S. Praveen

In digital signal processors multipliers play a major role because, high multiplication process is carried out in hardware part in digital circuits. Array multiplier also requires less space for implementation in ICs and is an efficient way of multiplication in digital integrated circuits [3-4]. In this paper we have designed and analysed a four bit array multiplier using 45nm CMOS process. Arr...

Journal: :journal of linear and topological algebra (jlta) 0
e ansari-piri department of pure mathematics, faculty of mathematical science, university of guilan, rasht, iran. m shams youse department of pure mathematics, faculty of mathematical science, university of guilan, rasht, iran. s nouri department of pure mathematics, faculty of mathematical science, university of guilan, rasht, iran.

almost multiplier is rather a new concept in the theory of almost functions. in thispaper we discuss on the boundedness of almost multipliers on some special banach algebras,namely stable algebras. we also de ne an adjoint and extension for almost multiplier.

2012
Aniruddha Kanhe Shishir Kumar Das Ankit Kumar Singh

DESIGN AND IMPLEMENTATION OF LOW POWER MULTIPLIER USING VEDIC MULTIPLICATION TECHNIQUE Aniruddha Kanhe1, Shishir Kumar Das1 and Ankit Kumar Singh2 1Department of Electronics and Telecommunication Engineering NIT Raipur, India, E-mail: [email protected], [email protected] 2Department of Computer Science and Engineering NIT Raipur, India, E-mail: [email protected] In this paper a low...

2015
Sunil Devidas Bobade Vijay R. Mankar Ashkan Hosseinzadeh Namin Huapeng Wu Majid Ahmadi Hossein Mahdizadeh Massoud Masoumi Y. I. Cho N. S. Chang C. H. Kim

The finite field modular multiplier is the most critical component in the elliptic curve crypto processor (ECCP) consuming the maximum chip area and contributing the most to the device latency. Modular multiplication, point multiplication, point doubling are few of the critical activities to be carried out by multiplier in ECC algorithm, and should be managed without compromising on security an...

2017
A. Nithya M. Palaniappan

The main objective of the proposed work is implementing the 32 bit Vedic and Baugh-Wooley multiplication operation with Carry-Save methodology to reduce the average time and delay of operations. This system contain a high speed low power digital multiplier by using advantage of Vedic multiplication algorithms with a very efficient leakage control technique called multiple channel conventional m...

2005
Himanshu Thapliyal

In this paper, a single precision IEEE 754 floatingpoint multiplier with high speed and low power is presented. The bottleneck of any single precision floating-point multiplier design is the 24x24 bit integer multiplier. Urdhava Triyakbhyam algorithm of ancient Indian Vedic Mathematics is utilized to improve its efficiency. In the proposed architecture, the 24x24 bit multiplication operation is...

Journal: :IET Information Security 2012
Che Wun Chiou Tai-Pao Chuang Shun-Shii Lin Chiou-Yng Lee Jim-Min Lin Yun-Chi Yeh

Palindromic representation is generally used to reduce space and time complexities in Gaussian normal basis (GNB) multiplier with even type t. However, palindromic representation is inapplicable for a GNB multiplier with odd type t (t ≥ 2). This study therefore develops a palindromic-like representation for a GNB multiplier with odd type t. The proposed systolic GNB multiplier with odd type t r...

2013
Jasbir Kaur

Scheming multipliers that are of high-speed, low power, and standard in design are of substantial research interest. By reducing the generated partial products speed of the multiplier can be increased. Several attempts have been made to decrease the number of partial products generated in a multiplication process. One of the attempt is Wallace tree multiplier. This paper aims at designing and i...

2015
Shweta Hajare

Multiple Valued Logic (MVL) has some important benefits such as increased data density, increased computational ability, reduced dynamic power dissipation Therefore with the help of Multiple Valued Logic (MVL) we have designed two quaternary multiplier architecture. The partial products in the multiplier are designed with quaternary voltage mode circuits. Each multiplier architecture is designe...

نمودار تعداد نتایج جستجو در هر سال

با کلیک روی نمودار نتایج را به سال انتشار فیلتر کنید