A High-Speed Dual-Bit Parallel Adder based on Carbon Nanotube ‎FET technology for use in arithmetic units

author

Abstract:

In this paper, a Dual-Bit Parallel Adder (DBPA) based on minority function using Carbon-Nanotube Field-Effect Transistor (CNFET) is proposed. The possibility of having several threshold voltage (Vt) levels by CNFETs leading to wide use of them in designing of digital circuits. The main goal of designing proposed DBPA is to reduce critical path delay in adder circuits. The proposed design positively effects the speed and power consumption parameters through data path shortening.  In order to evaluate the proposed design, several simulations are performed using Synopsys HSPICE in 32nmCMOS and 32nm CNFET technologies. Proposed DBPA circuit with five other two-bit adder circuits implemented using five different full adder cells in power consumption, delay and Power Delay Product (PDP) parameters has been compared. To evaluate the performance of different designs in larger circuits, 4-bit Ripple Carry Adder (RCA) and 8-bit RCA have been simulated. Based on obtained results, the proposed design is faster than other designs due to the data path shortening. The results of the simulations confirm the higher efficiency of the proposed design with respect to other designs.

Upgrade to premium to download articles

Sign up to access the full text

Already have an account?login

similar resources

A Low Power Full Adder Cell based on Carbon Nanotube FET for Arithmetic Units

In this paper, a full adder cell based on majority function using Carbon-Nanotube Field-Effect Transistor (CNFET) technology is presented. CNFETs possess considerable features that lead to their wide usage in digital circuits design. For the design of the cell input capacitors and inverters are used. These kinds of design method cause a high degree of regularity and simplicity. The proposed des...

full text

Carbon Nanotube Fet Based Full Adder

High speed Full-Adder (FA) module is an important element in designing high performance arithmetic circuits. In this paper, I propose a high speed multiple-valued logic FA module. The proposed FA is designed and constructed with the use of 3 capacitors and 14 transistors, wh e r e t h e t r a n s i s t or s a r e c o n s t r u c t e d b y carbon nano-tube field effect transistor (CNFET) technol...

full text

Designing high-speed, low-power full adder cells based on carbon nanotube technology

This article presents novel high speed and low power full adder cells based on carbon nanotube field effect transistor (CNFET). Four full adder cells are proposed in this article. First one (named CN9P4G) and second one (CN9P8GBUFF) utilizes 13 and 17 CNFETs respectively. Third design that we named CN10PFS uses only 10 transistors and is full swing. Finally, CN8P10G uses 18 transistors and divi...

full text

High Speed Capacitor-Inverter Based Carbon Nanotube Full Adder

Carbon Nanotube filed-effect transistor (CNFET) is one of the promising alternatives to the MOS transistors. The geometry-dependent threshold voltage is one of the CNFET characteristics, which is used in the proposed Full Adder cell. In this paper, we present a high speed Full Adder cell using CNFETs based on majority-not (Minority) function. Presented design uses eight transistors and eight ca...

full text

Symmetrical, Low-Power, and High-Speed 1-Bit Full Adder Cells Using 32nm Carbon Nanotube Field-effect Transistors Technology (TECHNICAL NOTE)

Carbon nanotube field-effect transistors (CNFETs) are a promising candidate to replace conventional metal oxide field-effect transistors (MOSFETs) in the time to come. They have considerable characteristics such as low power consumption and high switching speed. Full adder cell is the main part of the most digital systems as it is building block of subtracter, multiplier, compressor, and other ...

full text

Two novel ultra high speed carbon nanotube Full-Adder cells

In this paper two ultra high speed carbon nanotube FullAdder cells are presented. First design uses two transistors, two resistors and seven capacitors and the second one uses four transistors and seven capacitors. The first design is faster and the second one consumes less power. Simulation results illustrate significant improvement in terms of speed and Power-Delay Product (PDP).

full text

My Resources

Save resource for easier access later

Save to my library Already added to my library

{@ msg_add @}


Journal title

volume 20  issue JIAEEE Vol.20 No.1

pages  107- 118

publication date 2023-03

By following a journal you will be notified via email when a new issue of this journal is published.

Keywords

No Keywords

Hosted on Doprax cloud platform doprax.com

copyright © 2015-2023