On Accumulator-Based Bit-Serial Test Response Compaction Schemes
نویسندگان
چکیده
The data paths of most contemporary general and special purpose processors include registers, adders and other arithmetic circuits. If these circuits are also used for Built-In Self Test, the extra area required for embedding testing structures can be cut down eflciently. Several schemes based on accumulators, subtracters, multipliers and shgt registers have been proposed and analyzed in the past for parallel test response compaction, whereas some efforts have also been devoted in the bit-serial response compaction case. In this paper, we analyze and evaluate the bit-serial version of a recently proposed scheme for parallel test response compaction [5/. Experimental results on the ISCAS'85 benchmark circuits indicate that the post-compaction fault coverage drop attained by the new scheme is significantly lower than other already known accumulator-based compaction schemes.
منابع مشابه
Test response compaction by an accumulator behaving as a multiple input non-linear feedback shift register
In this paper we show that an accumulator can be modified to behave as a Non-Linear Feedback Shft Register suitable for test response compaction. The hardware required for this modification is less than that required to mod& a register to a Multiple Input Linear Feedback Shgt Register, MISR. We show with experiments on ISCAS’85, ISCAS’89 benchmark circuits and various types of multipliers that ...
متن کاملEfficient BIST schemes for RNS datapaths
It has recently been shown that accumulators can be used elfciently for test pattem generation as well as for test response compaction. In this paper we present a BIST scheme for accumulators where the accumulator is simultaneously used as a test pattern generator and a response compactor during its own testing. We also show that the proposed BlST scheme is especially suitable for accumulator, ...
متن کاملBit-Serial Test Pattern Generation by an Accumulator Behaving as a Non-Linear Feedback Shift Register
Arithmetic function modules which are available in many circuits can be utilized to generate test patterns and compact test responses. Recently, it was shown that an adder or an accumulator cannot be used as a bit serial test pattern generator due to the poor random properties of the generated sequences. Thus, accumulator-multiplier or adder-multiplier structures have been proposed. In this pap...
متن کاملOn the quality of accumulator-based compaction of test responses
The accumulator-based compaction (ABC) technique uses an accumulator to generate a composite fault signature for a circuit under test. The error coverage for this method has been previously analyzed using Markov chains. We describe an alternative technique for calculating the error coverage of ABC using the asymmetric error model. This technique relies on the central limit theorem of statistics...
متن کاملCharge-Mode Parallel Architecture for Vector–Matrix Multiplication
An internally analog, externally digital architecture for parallel vector–matrix multiplication is presented. A threetransistor unit cell combines a single-bit dynamic random-access memory and a charge injection device binary multiplier and analog accumulator. Digital multiplication of variable resolution is obtained with bit-serial inputs and bit-parallel storage of matrix elements, by combini...
متن کامل