Low-power bit-serial Viterbi decoder for next generation wide-band CDMA systems
نویسندگان
چکیده
This paper presents a low-power bit-serial Viterbi decoder chip with the coding rate r = 1=3 and the constraint length K = 9 (256 states). This chip has been implemented using 0.5 m three-layer metal CMOS technology and is targeted for high speed convolutional decoding for next generation wireless applications such as wide-band CDMA mobile systems and wireless ATM LANs. The chip is expected to operate at 20Mbps under 3.3V and at 2Mbps under 1.8V. The Add-Compare-Select (ACS) units have been designed using bit-serial arithmetic, which has made it feasible to execute 256 ACS operations in parallel. For trace-back operations, we have developed a novel power-efficient trace-back scheme and an application-specific memory, which was designed considering that 256 bits should be written simultaneously for write operations but only one bit needs to be accessed for read operations. We have estimated that the chip dissipates only 10mW at 2Mbps operation under 1.8V.
منابع مشابه
Viterbi Decoding of Convolutional Codes with Reliability Information for a Noncoherent RAKE-Receiver in a CDMA-Environment
In this paper the generation and the use of reliability information for the decoding process of convolutionally encoded data in the context of a CDMA-environment is addressed. Special emphasis lies on the noncoherent detection of M-ary orthogonal symbols with a RAKE-receiver. Although symbol by symbol decisions are carried out, it is possible to characterize the reliability of the individual bi...
متن کاملA Vlsi Implementation of an Adaptive-effort Low-power Viterbi Decoder for Wireless Communications
Low-power error-correction is required for 3rd generation digital wireless devices. Adaptive-reduced state sequence detection (A-RSSD) modifies a Viterbi decoder to use far less computational effort than is typical. RSSD neglects the oldest p bits of the encoder's state machine, treating the code as if it were of length K' = K-p. Through successive reduction of p, decoding can proceed with more...
متن کاملApplication and standardization of turbo codes in third-generation high-speed wireless data services
This paper addresses the application of turbo codes for third-generation wireless services. It describes the specific characteristics of high-rate data applications in third-generation wide-band code-division multiple-access (CDMA) systems that make turbo codes superior to convolutional codes. In particular, it shows the positive effect of fast power control employed in these systems on the rel...
متن کاملIntegrated Error Control and Power Control for DS-CDMA Multimedia Wireless Communications
This paper studies a packetized direct sequence code division multiple access (DS-CDMA) wireless network for providing multimedia services to mobile users. A strategy for integrating transmission error control with power control is presented and evaluated for the reverse link transmission where orthogonal signaling and noncoherent demodulation are necessary. For delay insensitive tra c requirin...
متن کاملAn Efficient Low Power Viterbi Decoder
This paper presents an efficient Low-Power Viterbi Decoder Design using T-algorithm. It implements the viterbi decoder using T-algorithm for decoding a bit-stream encoded by a corresponding forward error correction convolutional encoding system. A lot of digital communication systems incorporated a viterbi decoder for decoding convolutionally encoded data. The viterbi decoder is able to correct...
متن کامل