Realization of Compact Low-Power Ripple-Flash A/D Converter Architectures Using Conventional Digital CMOS Technology
نویسندگان
چکیده
In this paper, we present a generalized approach for the construction of ripple-flash ADC architectures that consist of cascade-connected capacitive threshold gates, realized using conventional CMOS technology. The main advantages of the proposed ADC architecture are the very small layout area, simple operation, high input-tooutput response speed, and very low power dissipation. A new differential output voltage comparator is presented to ensure high precision and low propagation delay times. Several different ADC implementations are explored, including 4-bit, 5-bit and 6-bit ripple-flash circuit that demonstrate highly accurate DC transfer characteristics with INL errors smaller than 0.1 LSB, and near-ideal SNR levels for sampling frequencies of up to 50 MHz. Test circuits manufactured with 0.8 um CMOS technology have shown that sampling rates in excess of 50 MHz are possible with this approach, while the silicon area and the power dissipation of the tested ADC circuits remain at least one order of magnitude smaller than those of similar flash ADCs built with the conventional approach.
منابع مشابه
A Pipelined 5-Msample/s 9-bit Analog-to-Digital Converter
T RADITIONAL designs of high-speed CMOS analogto-digital (A/D) converters have used parallel (flash) architectures [1]–[13]. While flash architectures usually yield the highest throughput rate, they tend to require large silicon. areas because of the many comparators required. An important objective is the realization of high-speed A/D converters in much less area than that required by flash co...
متن کاملA 12-b 5-MSample/s Two-Step CMOS A/D Converter
Two-step flash architectures are an effective means of realizing high-speed, high-resolution analog-to-digital converters (ADC’S) because they can be implemented without the need for operational amplifiers having either high gain or a large output swing. Moreover, with conversion rates approaching half those of fully parallel designs, such half-flash architectures provide both a relatively smal...
متن کاملA New Approach to Design Low Power Cmos Flash A/d Converter
The present investigation proposes an efficient low power encoding scheme intended for a flash analog to digital converter. The designing of a thermometer code to binary code is one of the challenging issues in the design of a high speed low power flash ADC. An encoder circuit translates the thermometer code into the intermediate gray code to reduce the effects of bubble errors. The implementat...
متن کاملOptimizing the Stage Resolution of a 10-Bit, 50 Ms/Sec Pipelined A/D Converter & Its Impact on Speed, Power, Area, and Linearity
At high speeds and high resolution, the Pipeline ADCs are becoming popular. The options of different stage resolutions in Pipelined ADCs and their effect on speed, power dissipation, linearity and area are discussed in this paper. The basic building blocks viz. Op-Amp Sample and Hold circuit, sub converter, D/A Converter and residue amplifier used in every stage is assumed to be identical. The ...
متن کاملDeep-Submicron CMOS Design Methodology for High-Performance Low-Power Analog-to-Digital Converters
In this paper, we present a complete design methodology for high-performance low-power Analog-to-Digital Converters in deep submicron CMOS. This methodology is demonstrated on two ADC architectures, Flash and Folding&Interpolating(F&I). The designs were implemented in 0.18μm CMOS technology, achieving a high conversion rate of 2.6 GSamples/s for the Flash converter, and a 1 GSample/s rate for t...
متن کامل