A Scalable System Architecture for High-Throughput Turbo-Decoders

نویسندگان

  • Michael J. Thul
  • Frank Gilbert
  • Timo Vogt
  • Gerd Kreiselmaier
  • Norbert Wehn
چکیده

The need for higher data rates is ever rising as wireless communication standards move from the third to the fourth generation. Turbo-Codes are the prevalent channel codes for wireless systems due to their excellent forward error correction capability. So far research has mainly focused on components of high throughput Turbo-Decoders. To the best of our knowledge, no complete Turbo-Decoder system has been targeted. In this paper we explore the TurboDecoder design space anew, both under system design and deep-submicron implementation aspects. Our approach incorporates all levels of design, from I/O behavior down to floorplaning and deep-submicron effects in synthesis and interconnect. Its scalability allows to derive optimized architectures tailored to the given throughput and target technology. We present a design example for a 60MBit/s 3GPP compliant Turbo-Decoder synthezised on a 0.18μm standard cell library.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

High-throughput LDPC decoders

A high-throughput memory-efficient decoder architecture for low-density parity-check (LDPC) codes is proposed based on a novel turbo decoding algorithm. The architecture benefits from various optimizations performed at three levels of abstraction in system design—namely LDPC code design, decoding algorithm, and decoder architecture. First, the interconnect complexity problem of current decoder ...

متن کامل

Configurable and Scalable Turbo Decoder for 4G Wireless Receivers

The increasing requirements of high data rates and quality of service (QoS) in fourth-generation (4G) wireless communication require the implementation of practical capacity approaching codes. In this chapter, the application of Turbo coding schemes that have recently been adopted in the IEEE 802.16e WiMax standard and 3GPP Long Term Evolution (LTE) standard are reviewed. In order to process se...

متن کامل

An Efficient VLSI Architecture Design for Sisoand LDPC Based Advanced Turbo Decoder

To achieve the high data rate requirements of emerging wireless communication technologies, the iterative turbo decoding architecture have been proposed and it requires the use of parallel architectures to implement high throughput Turbo decoder. Turbo decoder consists of SISO decoder, LDPC Decoder, interleaver and deinterleaver. Contention-free Unified parallel Confection and balance schedulin...

متن کامل

Highly scalable on-the-fly interleaved address generation for UMTS/HSPA+ parallel turbo decoder

High throughput parallel interleaver design is a major challenge in designing parallel turbo decoders that conform to high data rate requirements of advanced standards such as HSPA+. The hardware complexity of the HSPA+ interleaver makes it difficult to scale to high degrees of parallelism. We propose a novel algorithm and architecture for on-the-fly parallel interleaved address generation in U...

متن کامل

Area Efficient Low Complexity Qpp Interleaver

An Interleaver is a hardware device commonly used in conjunction with error correcting codes to counteract the effect of burst errors. In this project an efficient LTE advanced QPP interleaver is implemented, which can find the interleaved address as per specified standard. It is implemented by using the properties of Quadratic Permutation Polynomial, so the area can be reduced. The QPP interle...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • VLSI Signal Processing

دوره 39  شماره 

صفحات  -

تاریخ انتشار 2005