Cost-Effective Concurrent Test Hardware Design for Linear Analog Circuits
نویسندگان
چکیده
Concurrent detection of failures in analog circuits is becoming increasingly more important as safety-critical systems become more widespread. A methodology for the automatic design of concurrent failure detection circuitry for linear analog systems is discussed in this paper. In contrast to previous approaches, the methodology aims at providing coverage in terms of all the circuit components while minimizing the loading overhead by reducing the number of internal circuit nodes that need to be tapped. Parameter tolerances are incorporated through either statistical or mathematical analysis to determine the threshold for failure alarm. Experimental results confirm that full coverage can be attained while keeping the hardware overhead within a pre-specified budget.
منابع مشابه
A Minimal-Cost Inherent-Feedback Approach for Low-Power MRF-Based Logic Gates
The Markov random field (MRF) theory has been accepted as a highly effective framework for designing noise-tolerant nanometer digital VLSI circuits. In MRF-based design, proper feedback lines are used to control noise and keep the circuits in their valid states. However, this methodology has encountered two major problems that have limited the application of highly noise immune MRF-based circui...
متن کاملConcurrent test for digital linear systems
Invariant-based concurrent test schemes can provide economical solutions to the problem of concurrent error detection. An invariant-based concurrent error-detection scheme for linear digital systems is proposed. The cost of concurrent error-detection hardware is appreciably reduced due to utilization of a time-extended invariant, which extends the error-checking computation over time and, thus,...
متن کاملA comprehensive signature analysis scheme for oscillation-test
A low-cost and comprehensive built-in self-test (BIST) methodology for analog and mixed-signal circuits is described. We implement a time-division multiplexing (TDM) comparator to analyze the response of a circuit under test with minimum hardware overhead. The TDM comparator scheme is an effective signature analyzer for on-chip analog response compaction and pass/fail decision. We apply this sc...
متن کاملAutomatic Test Generation for Linear Analog Circuits under Parameter Variations
|This paper presents a simulation-based approach to automatic test-frequency generation of linear analog circuits considering parameter variations. It consists of two steps. First, a candidate set of frequencies|each detects robustly some faults|is generated by a concurrent and lazy fault simulationmethod. Next, the minimum number of test frequencies to detect all the possible faults is selecte...
متن کاملTest Vector Based Multiple Soft Faults Detection in Linear Analog Circuits with Hardware Implementation
A method to detect multiple soft faults in linear analog circuits using test vectors is proposed in this paper. The circuit under test (CUT) is simulated used Modified Nodal Analysis (MNA) and with the knowledge of circuit topology and the component values, the test vectors associated with each components of the CUT and diagnosis variables are derived. In real time fault detection, the dependen...
متن کامل