Transistor sizing for low power CMOS circuits

نویسندگان

  • Manjit Borah
  • Robert Michael Owens
  • Mary Jane Irwin
چکیده

A direct approach to transistor sizing for minimizing the power consumption of a CMOS circuit under a delay constraint is presented. In contrast to the existing assumption that the power consumption of a static CMOS circuit is proportional to the active area of the circuit, it is shown that the power consumption is a convex function of the active area. Analytical formulation for the power dissipation of a circuit in terms of the transistor size is derived which includes both the capacitive and the short circuit power dissipation. SPICE circuit simulation results are presented to confirm the correctness of the analytical model. Based on the intuitions drawn from the analytical model, heuristics for initial transistor sizing on critical and non critical paths for minimum power consumption are developed. Further, fast heuristics to perform transistor sizing in CMOS circuits for minimizing power consumption while meeting the given delay constraints are presented.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

A Survey of Power Management in Embedded System Using Transistor Sizing

This paper describes a transistor sizing methodology for both analog and digital CMOS circuits. Various techniques are used for power optimization in CMOS VLSI circuits. Transistor sizing is one of the important techniques for the determination of circuit performance. The aim of the power optimization is to minimize the power and power-delay product or the energy consumption of the circuit. Thu...

متن کامل

Transistor Sizing for Low Power CMOS Circuits - Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on

AbstructA direct approach to transistor sizing for minimizing the power consumption of a CMOS circuit under a delay constraint is presented. In contrast to the existing assumption that the power consumption of a static CMOS circuit is proportional to the active area of the circuit, it is shown that the power consumption is a convex function of the active area. Analytical formulation for the pow...

متن کامل

Power-Efficiency Driven Device Sizing of Pass- Transistor Digital Circuits in Low-Voltage CMOS

This paper presents the results of a comprehensive investigation of the effects device sizing, complexity and scalability on the driver capacitance (Cd) to the total load capacitance (Ctotal) ratio and its impact on maximum power-efficiency of pass transistor digital circuits in low-voltage CMOS. The study also analyzes the impact of temperature variations on the optimum supply voltage and on t...

متن کامل

TRANSACTIONS ON VLSI SYSTEMS 1 Low Power CMOS with Sub - Volt Supply

| In this work we present generic low power techniques for minimizing the energy-delay product for CMOS digital circuits. These techniques, which optimize and use multiple or variable power supply and threshold voltages and transistor sizing, are presented according to their application to diierent classes of circuits along the space and time dimensions.

متن کامل

Low-power CMOS with subvolt supply voltages

We first present a circuit taxonomy along the space and time dimensions, which is useful for classifying generic low-power techniques, followed by an analysis of optimal power supply and threshold voltages and transistor sizing for minimizing the energy-delay product of a class of complementary metal–oxide–semiconductor (CMOS) digital circuits.

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:
  • IEEE Trans. on CAD of Integrated Circuits and Systems

دوره 15  شماره 

صفحات  -

تاریخ انتشار 1996