The impact of interface/border defect on performance and reliability of high-k/metal-gate CMOSFET
نویسندگان
چکیده
The impact of interface/border defect on performance and reliability was investigated for gate-first and gate-last high-k/metal-gate CMOSFET. For high-k/metal-gate CMOSFET, VFB roll-off is critical as effective oxide thickness (EOT) scales below 15 angstrom (Å) especially for metal gate-first device with an extra capping layer to adjust VTH. By proposing a model of metal-gate process induced interface trap releasing oxygen, the vertical and lateral interface trap distribution and the dependence of interfacial layer (IL) on VFB roll-off phenomena can be well interpreted. In this work, we found that VFB roll-off can be improved by reducing oxygen vacancy (VO) at the HfO2/IL interface with suppression of oxygen diffusion from highk to IL. By the way, a metal gate-last process with lower interface trap was proposed to minimize VO formation by suppress oxygen releasing, thus optimize a 28 nm 15 Å EOT HfO2/metal-gate CMOSFET with low VFB–EOT roll-off, it can be a reference for sub 22 nm CMOSFET with thin EOT (<15 Å) design.
منابع مشابه
Channel thickness dependency of high-k gate dielectric based double-gate CMOS inverter
This work investigates the channel thickness dependency of high-k gate dielectric-based complementary metal-oxide-semiconductor (CMOS) inverter circuit built using a conventional double-gate metal gate oxide semiconductor field-effect transistor (DG-MOSFET). It is espied that the use of high-k dielectric as a gate oxide in n/p DG-MOSFET based CMOS inverter results in a high noise margin as well...
متن کاملImpact of Silicon Wafer Orientation on the Performance of Metal Source/Drain MOSFET in Nanoscale Regime: a Numerical Study
A comprehensive study of Schottky barrier MOSFET (SBMOSFET) scaling issue is performed to determine the role of wafer orientation and structural parameters on the performance of this device within Non-equilibrium Green's Function formalism. Quantum confinement increases the effective Schottky barrier height (SBH). (100) orientation provides lower effective Schottky barrier height in compa...
متن کاملNBTI reliability on high-k metal-gate SiGe transistor and circuit performances
Article history: Received 12 November 2010 Received in revised form 14 December 2010 Accepted 28 December 2010 Available online 17 January 2011 0026-2714/$ see front matter 2010 Elsevier Ltd. A doi:10.1016/j.microrel.2010.12.015 ⇑ Corresponding author. Tel.: +1 407 8235719; fax: E-mail address: [email protected] (J.-S. Yuan). Negative-bias temperature instability (NBTI) on high-k metal-gate Si...
متن کاملAdvanced Metal Gate/High-K Dielectric Stacks for High-Performance CMOS Transistors
1. Abstract We have successfully engineered n-type and p-type metal electrodes with the correct work functions on high-K gate dielectrics for high-performance CMOS applications. The resulting metal gate/high-K dielectric stacks have i) equivalent oxide thickness (EOT) of 1.0nm with negligible gate oxide leakage, ii) desirable transistor threshold voltages for n-and p-channel MOSFETs, and iii) t...
متن کاملSignificantly improving sub-90 nm CMOSFET performances with notch-gate enhanced high tensile-stress contact etch stop layer
Article history: Received 24 January 2008 Received in revised form 13 August 2008 Available online 1 October 2008 0026-2714/$ see front matter 2008 Elsevier Ltd. A doi:10.1016/j.microrel.2008.08.002 * Corresponding author. Tel.: +886 6 2080398; fax: E-mail addresses: [email protected] edu.tw (Y.-K. Fang). This paper reports to improve performances of sub-90 nm CMOSFETs with a notch-gat...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- Microelectronics Reliability
دوره 53 شماره
صفحات -
تاریخ انتشار 2013