Statistical Timing Analysis Considering Clock Jitter and Skew due to Power Supply Noise and Process Variation
نویسندگان
چکیده
Clock driver suffers from delay variation due to manufacturing and environmental variabilities as well as combinational cells. The delay variation causes clock skew and jitter, and varies both setup and hold timing margins. This paper presents a timing verification method that takes into consideration delay variation inside a clock network due to both manufacturing variability and dynamic power supply noise. We also discuss that setup and hold slack computation inherently involves a structural correlation problem due to common paths, and demonstrate that assigning individual random variables to upstream clock drivers provides a notable accuracy improvement in clock skew estimation with limited increase in computational cost. We applied the proposed method to industrial designs in 90 nm process. Experimental results show that dynamic delay variation reduces setup slack by over 500 ps and hold slack by 16.4 ps in test cases. key words: statistical timing analysis, clock jitter, setup verification, structural correlation, power supply noise
منابع مشابه
13th Int'l Symposium on Quality Electronic Design
In modern VLSI circuits, a large number of clock buffers are inserted in clock distribution networks, which are significantly affected by process and power supply noise variations. The combined effect of process variations and power supply noise on clock skew and jitter is investigated in this paper. A statistical model of skitter, which consists of skew and jitter, is proposed. Clock paths wit...
متن کاملModeling and Design Techniques for 3-D ICs under Process, Voltage, and Temperature Variations
Three-dimensional (3-D) integration is a promising solution to further enhance the density and performance of modern integrated circuits (ICs). In 3-D ICs, multiple dies (tiers or planes) are vertically stacked. These dies can be designed and fabricated separately. In addition, these dies can be fabricated in different technologies. The effect of different sources of variations on 3-D circuits,...
متن کاملAnalysis of Jitter due to Power-Supply Noise in Phase-Locked Loops
Phase-locked loops (PLL) in RF and mixed signal VLSI circuits experience supply noise which translates to a timing jitter. In this paper an analysis of the timing jitter due to the noise on the power supply rails is presented. Stochastic models of the power supply noise in VLSI circuits for different values of on-chip decoupling capacitances are presented first. This is followed by calculation ...
متن کاملOver GHz Low-Power RF Clock Distribution For a Multiprocessor Digital System
Conventional digital clock distribution interconnection causes a severe power consumption problem for GHz clock distribution because of transmission line losses, and it exhibits difficult signal integrity problems due to clock skew, clock jitter and signal reflection. To overcome these conventional digital clock distribution limitations, optical clock distribution techniques, based on guided-wa...
متن کاملQuantitative noise analysis of jitter-induced nonuniformly sampled-and-held signals
Traditional jitter-noise analysis which mainly focuses on the clock jitter errors for impulse-sampled signals cannot accurately model the sampled-data systems that practically include nonuniform sample-and-hold effects. This paper presents a comprehensive and robust analysis of the imperfections of nonuniformly sampled-and-held signals due to clock jitter. Both the general signal to overall jit...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
- IEICE Transactions
دوره 93-A شماره
صفحات -
تاریخ انتشار 2010