Estimation of Peak Current through CMOS VLSI Circuit Supply Lines
نویسندگان
چکیده
|We present a new approach for estimating the maximum instantaneous current through the power supply lines of CMOS VLSI circuits. Our nal goal is to determine the peak currents and voltage drops through power supply lines of real VLSI circuits within a practical time. Our approach is based on the iMax algorithm[1] of estimating the upper bound of the current, and uses an improved timed ATPG-based algorithm[2] to obtain a tight lower bound. In order to handle sequential circuits, we equate latch outputs with primary inputs for the upper bound estimation and use a logic simulator to determine the initial values for the lower bound estimation. Based on the information obtained, we model all blocks in the circuit as voltage-controlled current sources, with the analog hardware description language (AHDL). After extracting parasitic resistances of the power supply lines, we simulate the entire circuit using an analog simulator and obtain the maximum current estimation and voltage drops in the supply lines. In the modeling procedure we take the negative feedback in uence into consideration such that the estimated current re ects a real switching transition. We have implemented the theoretically modeled negative feedback in uence into our simulator called PANGI. Some experimental results of applying PANGI to the circuits which consist of more than 1M gates prove the accuracy and reliability of our approach.
منابع مشابه
Worst Case Voltage Drops in Power and Ground Buses of CMOS VLSI Circuits
Buses of CMOS VLSI Circuits Harish Kriplani, Farid Najm and Ibrahim Hajj Department of Electrical and Computer Engineering, University of Illinois at Urbana-Champaign Abstract: This paper summarizes the main developments of our on going study at University of Illinois on the maximum voltage drop estimation in power and ground buses of CMOS VLSI circuits. Voltage drops occurring in the supply li...
متن کاملSimultaneous switching noise in on-chip CMOS power distribution networks
Simultaneous switching noise (SSN) has become an important issue in the design of the internal on-chip power distribution networks in current very large scale integration/ultra large scale integration (VLSI/ULSI) circuits. An inductive model is used to characterize the power supply rails when a transient current is generated by simultaneously switching the on-chip registers and logic gates in a...
متن کاملEstimation for maximum instantaneous current through supply lines for CMOS circuits
Y.-M. Jiang is with the Synopsys, Mountain View, CA 94043 USA. A. Krstic and K.-T. (Tim) Cheng are with the University of California, Santa Barbara, CA 93106 USA. This work was supported by the Synopsys, NEC USA, and California MICRO program. Abstract We present new techniques for estimating the maximum instantaneous current through the power supply lines for CMOS circuits. We investigate four ...
متن کاملPattern independent maximum current estimation in power and ground buses of CMOS VLSI circuits: Algorithms, signal correlations, and their resolution
Currents owing in the power and ground (P&G) buses of CMOS digital circuits a ect both circuit reliability and performance by causing excessive voltage drops. Excessive voltage drops manifest themselves as glitches on the P&G buses and cause erroneous logic signals and degradation in switching speeds. Maximum current estimates are needed at every contact point in the buses to study the severity...
متن کاملA New Approach for Low Voltage CMOS based on Current-controlled Conveyors
Abstract In his paper a new current-controlled conveyor (CCCII) in CMOS technology is presented. It features, low supply voltage (±0.7), low power consumption, low circuit complexity, rail to rail operation and wide range parasitic resistance ( ). The circuit has been successfully employed in a multifunction biquad filter. Simulation results by HSPICE show high performance of the circuit and c...
متن کامل