Subthreshold CMOS voltage reference circuit with body bias compensation for process variation

نویسندگان

  • Hao Luo
  • Yan Han
  • Ray C. C. Cheung
  • Guo Liang
  • Dazhong Zhu
چکیده

This study presents a subthreshold complementary metal oxide semiconductor (CMOS) voltage reference circuit that adopts dynamical body bias to compensate the process-related reference voltage fluctuation. The proposed circuit generates a mean reference voltage of 0.781 V at 1.2 V supply and 278C, reduces the standard deviation (s) of the reference voltage from 11 mV to only 3 mV, and meanwhile improves the power supply rejection ratio from 230.7 to 251.4 dB. The average temperature coefficient measured from 0 to 1008C is 48 ppm/8C, and the line regulation is 0.34%/V in a supply voltage ranging from 1.2 to 2.3 V. The maximum supply current is 8.1 mA at 1.2 V supply and 1008C, and the chip area is 0.0533 mm in 0.13-mm CMOS technology.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Difficulty of Power Supply Voltage Scaling in Large Scale Subthreshold Logic Circuits

In order to explore the feasibility of large-scale subthreshold logic circuits and to clarify the lower limit of supply voltage (VDD) for logic circuits, the dependence of the minimum operating voltage (VDD min) of CMOS logic gates on the number of stages, gate types and gate width is systematically measured with 90 nm CMOS ring oscillators (RO’s). The measured average VDD min of inverter RO’s ...

متن کامل

An Ultra-Low Voltage CMOS Voltage Controlled Oscillator with Process and Temperature Compensation

Process and temperature variations have become a serious concern for ultra-low voltage (ULV) technology. The clock generator is the essential component for the ULV very-large-scale integration (VLSI). MOSFETs that are operated in the sub-threshold region are widely applied for ULV technology. However, MOSFETs at subthreshold region have relatively high variations with process and temperature. I...

متن کامل

An On-Chip PVT Compensation Technique with Current Monitoring Circuit for Low-Voltage CMOS Digital LSIs

An on-chip process, supply voltage, and temperature (PVT) compensation technique for low-voltage CMOS digital circuits was proposed. Because the degradation of circuit performance originates from the variation of the saturation current in transistors, we developed a compensation circuit consisting of a reference current that is independent of PVT variations. The circuit is operated so that the ...

متن کامل

On-chip Process Variation Detection and Compensation for Parametric Yield Enhancement in sub-100nm CMOS technology

The need for efficient compensation schemes to counter the impact of process variations on the parametric yield of designs has increased in the nm design era. In this paper, a process variation compensation technique that uses both delay and slew metrics has been proposed to determine the optimal NMOS and PMOS body-bias voltages to improve parametric yield of the designs. The need to consider b...

متن کامل

Resistorless BJT bias and curvature compensation circuit at 3.4 nW for CMOS bandgap voltage references

A novel resistorless bipolar junction transistor (BJT) bias and curvature compensation circuit for ultra-low power CMOS bandgap voltage references (BGR) is introduced. It works in the nano-ampere current consumption range and under 1 V of power supply. The analytical behavior of the circuit is described, and simulation results for a 0.18 μm CMOS standard process are analysed. A junction voltage...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:
  • IET Circuits, Devices & Systems

دوره 6  شماره 

صفحات  -

تاریخ انتشار 2012