A 1.56GHz wide-tuning all digital FBAR-based PLL in 0.13µm CMOS

نویسندگان

  • Julie R. Hu
  • Richard C. Ruby
  • Brian P. Otis
چکیده

This paper presents the design rationale and measured results of a low power, low jitter, PVT-stable FBAR-based RF synthesizer implemented in 0.13μm CMOS. A digitally controlled FBAR oscillator, tuned with a switched-capacitor array, provides 5800ppm of frequency tuning, sufficient to cover a wide range of manufacturing and temperature variations of an FBAR. An all-digital phase-locked loop (ADPLL) is used to stabilize the FBAR DCO. In the ADPLL architecture, we introduce a twostage time-to-digital converter (TDC) to detect phase differences between reference and divider clocks. The solution offers a fine TDC resolution without large and power-hungry TDC circuitry typically used to address in-band phase noise requirements. With the tuning range, the power consumption of 2.8 mW, and an integrated RMS jitter of 0.38ps from 10kHz to 20MHz, the FBAR ADPLL provides a PVT-stable, high quality RF frequency reference for a range of low power, high data rate applications.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

A 1.5GHz 0.2psRMS jitter 1.5mW divider-less FBAR ADPLL in 65nm CMOS

This paper presents a low power, low jitter, PVTstable film-bulk acoustic wave resonator (FBAR) based all digital phase-locked loop (ADPLL) in a 65nm CMOS process. We introduce a power-efficient integer-N ADPLL architecture, where the digitally-controlled FBAR oscillator (FBAR DCO) achieves phase-lock to a reference clock without any explicit frequency dividers in the feedback path. The simplif...

متن کامل

A New Gm-C Active Filter with Auto-Tuning Loop Based on PLL Architecture in CMOS Technology

In this paper a new Gm-C active filter with auto-tuning loop based on PLL architecture in CMOS technology is presented. The auto-tuning loop of the proposed structure is represented by a PLL having the voltage controlled oscillator implemented with a replica of Gm-C filter in positive feedback connection. The loop sets the biasing of VCO such that the oscillation frequency provided by the loop ...

متن کامل

A Low-Power 0.13pm CMOS OC-48 SONET and XAUI Compliant SERDES

The design of a continuous rate octal 1.0 to 3.2 Gb/s serializer/deserializer circuit that meets SONET and XAUI requirements is presented. The performance of the SERDES surpasses stringent OC-48 jitter generation and tolerance specifications. This is achieved with the use of a master-slave PLL tuning scheme and meticulous attention to layout and isolation techniques. Implemented in a 0 . 1 3 p ...

متن کامل

A 1 . 6 - 3 . 2 GHz , High Phase Accuracy

Most PLL research focuses on narrowband systems that support only one communication standard. For a flexible system, it may be desirable to support multiple standards. A single PLL capable of operating over a wide frequency range while meeting all the requirements of the individual standards can save area and design effort, compared with multiple PLLs each supporting only one standard. This the...

متن کامل

Ultra Wide Band Vco Using Cmos Technology

ULTRA WIDE BAND VCO USING CMOS TECHNOLOGY Seema Malik, Mr. Sunil Kumar M.Tech (VLSI Design), Banasthali University, Banasthali, Jaipur, Rajasthan, INDIA 2 Scientist (Agriculture Statistics), Project Directorate for Farming System Research, Modipuram, Meerut (U.P) 250-110, INDIA ___________________________________________________________________________________ Abstract: Ultra wideband (UWB) wir...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2010