Complete DFM Model for High-Performance Computing SoCs with Guard Ring and Dummy Fill Effect

نویسندگان

  • Chun-Chen Liu
  • Oscar Lau
  • Jason Y. Du
چکیده

— For nanotechnology, the semiconductor device is scaled down dramatically with additional strain engineering for device enhancement, the overall device characteristic is no longer dominated by the device size but also circuit layout. The higher order layout effects, such as well proximity effect (WPE), oxide spacing effect (OSE) and poly spacing effect (PSE), play an important role for the device performance, it is critical to understand Design for Manufacturability (DFM) impacts with various layout topology toward the overall circuit performance. Currently, the layout effects (WPE, OSE and PSE) are validated through digital standard cell and analog differential pair test structure. However, two analog layout structures: the guard ring and dummy fill impact are not well studied yet, then, this paper describes the current mirror test circuit to examine the guard ring and dummy fills DFM impacts using TSMC 28nm HPM process.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Modified mathematical model for variable fill fluid coupling

Variable fill fluid couplings are used in the speed control units. Also, variation in coupling oil volume is used in adapting one size of coupling to a wider range of power transmission applications. Available model for the partially filled fluid couplings, has a good performance for couplings with fixed amount of oil but their performance will be degraded if they are used for the variable fill...

متن کامل

Evaluation of the effect of dental filling material on IMRT treatment planning in patient with nasopharyngeal cancer

Introduction: Presence of dental filling material (DFM) such as amalgam in treatment patient with nasopharyngeal cancer (NPC) is common. Streaking artifact Arising from this high density material in computed tomography (scan), may lead to perturbation in dose calculation and dose delivery. Widespread performance of intensity-modulated radiotherapy (IMRT) for NPC using anterior...

متن کامل

Electrical μ-Lens Synthesis Using Dual-Junction Single-Photon Avalanche Diode

This work presents a dual-junction, single-photon avalanche diode (SPAD) with electrical μ-lens designed and simulated in 90 nm standard complementary metal oxide semiconductor (CMOS) technology. The evaluated structure can collect the photons impinging beneath the pixel guard ring, as well as the pixel active area. The fill factor of the SPAD increases from 12.5% to 42% in comparison with simi...

متن کامل

Recent Topics in CMP-Related IC Design for Manufacturing

CMP is a planarization technique for multilevel VLSI metallization processes. CMP fills are inserted as a design for manufacturability (DFM) methodology to improve pattern-dependent post-CMP topography, i.e., to improve interconnect planarity. Design-driven fill synthesis seeks to optimize CMP fill with respect to objectives beyond mere density uniformity. Design-driven fill synthesis minimizes...

متن کامل

Study of the Metal Filling Impact on Standard Cells and their Associated Interconnects Using Ring Oscillators: Definition of the Metal Fill Corner Concept

In advanced very-large-scale integration (VLSI) circuits, the planarity of each metal layer and interlayer dielectric (ILD) is essential to avoid significant yield losses. The primary technique used to attain high levels of planarity is chemical-mechanical polishing (CMP). Several studies of CMP process impact on electrical parameters [1] and planarity [2] are available. In order to reduce the ...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:
  • CoRR

دوره abs/1701.00460  شماره 

صفحات  -

تاریخ انتشار 2016