An Efficient Multichannel FIR Filter Architecture for FPGA and ASIC Realizations

نویسنده

  • J.Britto Pari
چکیده

In this paper, a Time division multiplexing (TDM) based multichannel FIR filter architecture is proposed using a single multiplier and adder irrespective of number of channels and taps using the concept of resource sharing principle. For efficient optimization of the resources Output Product Coding (OPC) and Dual port schematic is used, which are based on Look-Up-Table (LUT). The proposed 16-tap multichannel architecture is implemented using Verilog Hardware Description Language (HDL) and synthesized in Xilinx Vertex Field Programmable Gate Array (FPGA). The results obtained from the single channel FIR filter architecture, the frequency of the system supports up to 480 MHz with reduced area. The cell level performance is also obtained using Cadence RC compiler with TSMC 180 nm CMOS technology.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Efficient FPGA and ASIC Realization of a Reconfigurable FIR Filter Using DLMS Algorithm

In this paper, we present the design optimization ofoneand two-dimensional fully-pipelined computing structuresfor area-delay-powerefficient implementation of finite impulseresponse (FIR) filter by systolic decomposition of distributedarithmetic (DA)based inner-product computation. The systolicdecomposition scheme is found to offer a flexible choice ofthe address length of the look-up-tables (L...

متن کامل

An Efficient LUT Design on FPGA for Memory-Based Multiplication

An efficient Lookup Table (LUT) design for memory-based multiplier is proposed.  This multiplier can be preferred in DSP computation where one of the inputs, which is filter coefficient to the multiplier, is fixed. In this design, all possible product terms of input multiplicand with the fixed coefficient are stored directly in memory. In contrast to an earlier proposition Odd Multiple Storage ...

متن کامل

An Efficient Bit-Serial FIR Filter Architecture

A new bit-serial architecture for implementation of high order FIR filters, as well as example FPGA and CMOS realizations are introduced. This structure exploits the simplicity of coefficients which consist of two power-of-two terms to yield efficient implementations. Quantization effects are discussed and a simple block scaling method for reducing rounding and truncation noise in high order fi...

متن کامل

Modular approach for an ASIC integration of electrical drive controls

VLSI circuits design allows today to consider new modes of implementation for electrical controls. However, design techniques require an adaptation effort that few designers, too accustomed to the software approach, provide. The authors of this article propose to develop a methodology to guide the electrical designers towards optimal performances of control algorithms implementation. Thus, they...

متن کامل

A Novel Shift and Add Algorithm for Low Power and Area Efficient Fir Filter

High-speed DSP systems are increasingly being implemented on FPGA hardware platforms. This trend is being fuelled by insurmountable ASIC project costs and the flexibility and reconfigurability advantages of FPGAs over traditional DSPs and ASICs, respectively. Very recently, Structured ASIC technology has yielded lower cost solutions to full custom ASIC by predefining several layers of silicon f...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2017