Compliant Probe Substrates for Testing High Pin-Count Chip Scale Packages
نویسندگان
چکیده
The ultra high I/O density Sea of Leads (SoL) chip-scale package [1] has the potential to revolutionize testability of a gigascale system-on-a-chip (SoC). With this wafer-level packaging technology, testing and burn-in can be migrated to the wafer-level. The parallel nature of wafer-level testing and burn-in facilitated by SoL can drive down the cost [2] of obtaining a packaged known good die. The extremely high I/O density of the SoL package – typically 12,000 I/O / cm, provides access to internal nodes on a chip. Greater node access enables partitioning of the device-under-test (DUT) into smaller units while maintaining the ability to control and observe them. In turn, smaller units for testing equates to reduced test vector sets and shorter test times – a much sought after objective. A compliant probe technology has been developed to contact the SoL package. It provides a highdensity, low-parasitic, and reliable interface between the package and automated test equipment (ATE) during testing. The compliant probes when used jointly with SoL offer a novel approach to efficiently testing a future SoC.
منابع مشابه
Reliability Analyses for New Improved High Performance Flip Chip BGA Packages
High pin count and superior thermal dissipation are the main driving factors for high performance IC packages. Flip chip interconnects technology can generally achieve I/O count of more than 500, and large amount of heat in the silicon chip can be dissipated efficiently through metal heat spreader attachment. A one-piece cavity lid flip chip BGA package with high pin count and targeted reliabil...
متن کاملStatic Component Interconnection Test Technology (SCITT)
In a collaboration initiated in 1997, Fujitsu and Philips have jointly developed a Design-for-Test methodology to facilitate assembly interconnection testing of complex memory devices. Complex memories require an initialisation sequence or are accessed by a more complex protocol and therefore complicate assembly test – examples are SDRAM, FCRAM and Flash. With the trend towards smaller pin pitc...
متن کاملModelling Solder Joint Reliability of Bga Packages Subject to Drop Impact Loading Using Submodelling
With the trend towards miniaturization and multi-functionality in products such as mobile electronic devices, miniature IC packaging such as fine pitch Ball Grid Array (BGA) package and Chip Size Package (CSP) are increasingly being used. However, the inherent vulnerability of these miniature IC packagings has brought along new reliability problems. Among them, the drop/impact robustness is the...
متن کاملUltraLogicTM High-Density Flash CPLDs
• Flash In-System Reprogrammable (ISRTM) CMOS CPLDs — Combines on board reprogramming with pinout flexibility and a simple timing model — Design changes don’t cause pinout or timing changes — JTAG interface • High density — 32–128 macrocells — 32–128 I/O pins — Multiple clock pins • Fully PCI compliant • Bus Hold capabilities on all I/Os and dedicated inputs • 3.3-V or 5.0-V I/O operation on al...
متن کاملThe Advantages of Combining Low Pin Count Test with Scan Compression of Vlsi Testing
Currently produced digital systems are being of exceptionally high performance and demand testing of VLSI or VVLSI (Very-Very Large Scale Integration) circuit at rates of Gbps. In recent years, we are witnessing significantly fast growth of new techniques for testing of VLSI circuits and systems, which give high quality and fast testing times. Testing at Gbps rates is necessary to overcome trad...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
عنوان ژورنال:
دوره شماره
صفحات -
تاریخ انتشار 2003