Transpose Form Block Fir Filter Configuration for Area Delay Efficient Realization of Reconfigurable Applications
نویسندگان
چکیده
Transpose form finite-impulse response (FIR) filters are inherently pipelined and support multiple constant multiplications (MCM) technique that results in significant saving of computation. However, transpose form configuration does not directly support the block processing unlike direct form configuration. In this paper, we explore the possibility of realization of block FIR filter in transpose form configuration for area-delay efficient realization of large order FIR filters for both fixed and reconfigurable applications. Based on a detailed computational analysis of transpose form configuration of FIR filter, we have derived a flow graph for transpose form block FIR filter with optimized register complexity. A generalized block formulation is presented for transpose form FIR filter. We have derived a general multiplier-based architecture for the proposed transpose form block filter for reconfigurable applications. A low-complexity design using the MCM scheme is also presented for the block implementation of fixed FIR filters. The proposed structure involves significantly less areadelay product (ADP) and less energy per sample (EPS) than the existing block implementation of direct-form structure for medium or large filter lengths, while for the short-length filters, the block implementation of direct-form FIR structure has less ADP and less EPS than the proposed structure. Application specific integrated circuit synthesis result shows that the proposed structure for block size 4 and filter length 64 involves 42% less ADP and 40% less EPS than the best available FIR filter structure proposed for reconfigurable applications. For the same filter length and the same block size, the proposed structure involves 13% less ADP and 12.8% less EPS than that of the existing direct-form block FIR structure..
منابع مشابه
Efficient VLSI Architectures for FIR Filters
The Finite Impulse Response (FIR) filters are widely used in many Digital Signal Processing (DSP) applications. For these applications, the low power, less area, high speed and low complexity FIR filter architectures are required. The researchers have proposed many FIR filters to meet the above design specifications. This paper is focused on the some efficient reconfigurable FIR filter architec...
متن کاملImplementation of an Area and Delay Efficient Fixed Fir Filter Using Multiple Constant Multiplications (mcm) Technique
Multiple Constant Multiplications (MCM) are widely used for implementing transpose form pipelined Finite Impulse Response (FIR) filters. In biomedical applications like Electro Cardio Gram (ECG) the coefficients of FIR filters remain fixed. In these applications, Full flexibility of a multiplier is not necessary. Once the MCM method is implemented, it can be called as many times if needed. Tran...
متن کاملReconfigurable Fir Filter Architecture for EEG Application
Filters play an important role in noise removal. There are many different types of filter architecture that have been proposed. Reconfigurable architectures of FIR filter are used in application like software defined radio (SDR) which support multistand communication and also in medical application. In this designed work Reconfigurable Finite Impulse Response (FIR) filter is designed for Electr...
متن کاملDynamic Partial Reconfigurable FIR Filter Design
This paper presents a novel partially reconfigurable FIR filter design that employs dynamic partial reconfiguration. Our scope is to implement a low-power, area-efficient autonomously reconfigurable digital signal processing architecture that is tailored for the realization of arbitrary response FIR filters using Xilinx FPGAs. The implementation of design addresses area efficiency and flexibili...
متن کاملComparative Analysis and Efficient VLSI Implementation of FIR Filter
In this paper, we present suitable design optimization for area-delay efficient implementation of finite impulse response (FIR) filter on Field Programmable Gate Array (FPGA). Architectural optimization done in MATLAB/Simulink environment, Hardware description language (HDL) netlist produced by System Generator enables emulation on FPGA and also serves as design entry for chip realization. The ...
متن کامل