Timing Analysis of Logic-level Digital Circuits Using Uncertainty Intervals

نویسندگان

  • Duncan M. Walker
  • Dhiraj K. Pradhan
  • Richard A. Volz
  • Dhiraj Pradhan
چکیده

Timing Analysis of Logic-Level Digital Circuits Using Uncertainty Intervals. (August 1996) Joshua Asher Bell, B.S., Texas A&M University Chair of Advisory Committee: Dr. Duncan M. Walker Competitive design of modern digital circuits requires high performance at reduced cost and time-to-market. Timing analysis is increasingly used to deal with the more aggressive timing constraints inherent in high performance designs and the increased complexity of current VLSI technology. Reliance on synthesis and modular design to reduce cost and time-to-market has resulted in increased occurrence of non-functional paths which must be dealt with during timing analysis. In this work, an incremental timing analysis procedure is developed. Several techniques are introduced to improve the implicit trimming of false paths during path generation. The use of Recursive Learning to find indirect conflicts during the path building is studied. Dynamic dominators are introduced and used to prevent the checking of multiple paths with equivalent constraints. The technique of forward trimming is developed to discover blocked paths early and guide the search toward the true longest path. These techniques are shown to improve the search process during the path building phase of the incremental path generation routine. In addition, an improved dynamic sensitization criteria is presented which incorporates the actual delay of circuit elements. The delay of the circuit elements is dependent on the manufacturing process parameters. A min/max delay model is used to

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Crosstalk noise reduction in synthesized digital logic circuits

As CMOS technology scales into the deep submicrometer regime, digital noise is becoming a metric of importance comparable to area, timing, and power, for analysis and design of CMOS VLSI systems. Noise has two detrimental effects in digital circuits: First, it can destroy logical information carried by a circuit net. Second, it causes delay uncertainty: Noncritical paths might become critical b...

متن کامل

Efficient Delay Characterization Method to Obtain the Output Waveform of Logic Gates Considering Glitches

Accurate delay calculation of circuit gates is very important in timing analysis of digital circuits. Waveform shapes on the input ports of logic gates should be considered, in the characterization phase of delay calculation, to obtain accurate gate delay values. Glitches and their temporal effect on circuit gate delays should be taken into account for this purpose. However, the explosive numbe...

متن کامل

On Efficient Logic-Level Simulation of Digital Circuits Represented by the SSBDD Model

Logic-level simulation is still one of the most often used operations on digital designs during both design and test stages. This makes it a critical issue affecting the overall cost of a project. In this paper we investigate and show the origins of common advantages of four recently proposed efficient simulation methods of different classes: logic simulation, multi-valued simulation, timing si...

متن کامل

Symmetrical, Low-Power, and High-Speed 1-Bit Full Adder Cells Using 32nm Carbon Nanotube Field-effect Transistors Technology (TECHNICAL NOTE)

Carbon nanotube field-effect transistors (CNFETs) are a promising candidate to replace conventional metal oxide field-effect transistors (MOSFETs) in the time to come. They have considerable characteristics such as low power consumption and high switching speed. Full adder cell is the main part of the most digital systems as it is building block of subtracter, multiplier, compressor, and other ...

متن کامل

Timing Analysis of Combinational Circuits in Intuitionistic Propositional Logic

Classical logic has so far been the logic of choice in formal hardware veriication. This paper proposes the application of intuitionistic logic to the timing analysis of digital circuits. The intuitionistic setting serves two purposes. The model-theoretic properties are exploited to handle the second-order nature of bounded delays in a purely propositional setting without need to introduce expl...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 1999