DESIGN FOR MANUFACTURABILITY ASIC design flow considering lithography-induced effects

نویسنده

  • K. Cao
چکیده

As VLSI technology scales towards 65 nm and beyond, both timing and power performance of integrated circuits are increasingly affected by process variations. In practice, people often treat systematic components of the variations, which are generally traceable according to process models, in the same way as random variations in process corner-based methodologies. In particular, lithography-induced process variations are usually estimated by a universal worst-case value without considering their layout environment. Consequently, the process corner models based on such estimation are unnecessarily pessimistic. A new ASIC design methodology that captures lithography-induced polysilicon gate length variations including both the layout dependent systematic components and random components is proposed. This methodology also shows that lookup table methodology is sufficient to handle back end of line lithography process variations in timing analysis. In addition, a new technique of dummy poly insertion is suggested to shield inter-cell optical interferences. This technique together with standard cells characterised using the new methodology will let current design flows comprehend the variations almost without any changes. More importantly, by separating systematic lithography effect from random process variations, this methodology greatly reduces pessimism in timing analysis, thus enabling both aggressive design implementation and easier timing signoff. Experimental results on industrial designs indicate that the new methodology can averagely reduce timing variation window by 11% and power variation window by 55% when compared with a worst-case approach.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Study and Development of a Simulation Tool for Optical Lithography

This paper presents a study and the implementation of a optical simulation tool based on wavelets. After this initial study it will be possible to implement resolution enhancement techniques (RET) such as optical proximity correction (OPC) and double patterning. Optical lithography simulation is an essential step to a Design for Manufacturability (DFM) flow. Simulation is used in mask printabil...

متن کامل

New DFM Approach Abstracts AltPSM Lithography Requirements for sub-100nm IC Design Domains

Since the semiconductor industry hit the 0.18-micron generation, device feature sizes have become increasingly smaller than the wavelength of light used by available optical-lithography equipment. In this subwavelength arena, manufacturing requirements must be handled up front in the IC design stage—while changes can still be made—to enhance quality and yield. This paper defines the components ...

متن کامل

Impact of Photolithography and Mask Variability on Interconnect Parasitics *

Due to photolithography effects and manufacture process variations, the actual features printed on wafer are different from the designed ones. This difference results in the inaccuracy on parasitic extraction, which is critical for timing verification and design for manufacturability. Most of the current layout parasitic extraction (LPE) tools ignore these effects and can cause as high as 20% e...

متن کامل

A Comprehensive SoC Design Methodology for Nanometer Design Challenges

SoC design methodologies are under constant revision due to adoption of fast shrinking process technologies at nanometer levels. Nanometer process geometries exhibit new complex design challenges in silicon which were not seen in higher geometries. The most commonly talked about factor is the dominance of interconnects over cell delays for long nets. Also leakage power at sub-nanometer levels i...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2008