Power-constrained CMOS scaling limits

نویسنده

  • David J. Frank
چکیده

The scaling of CMOS technology has progressed rapidly for three decades, but may soon come to an end because of powerdissipation constraints. The primary problem is static power dissipation, which is caused by leakage currents arising from quantum tunneling and thermal excitations. The details of these effects, along with other scaling issues, are discussed in the context of their dependence on application. On the basis of these considerations, the limits of CMOS scaling are estimated for various application scenarios.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

CMOS Scaling into the Nanometer Regime

Starting with a brief review on 0.1m (100 nm) CMOS status, this paper addresses the key challenges in further scaling of CMOS technology into the nanometer (sub-100 nm) regime in light of fundamental physical effects and practical considerations. Among the issues discussed are: lithography, power supply and threshold voltage, short-channel effect, gate oxide, high-field effects, dopant number f...

متن کامل

Silicon CMOS devices beyond scaling

devices beyond scaling W. Haensch E. J. Nowak R. H. Dennard P. M. Solomon A. Bryant O. H. Dokumaci A. Kumar X. Wang J. B. Johnson M. V. Fischetti To a large extent, scaling was not seriously challenged in the past. However, a closer look reveals that early signs of scaling limits were seen in high-performance devices in recent technology nodes. To obtain the projected performance gain of 30% pe...

متن کامل

Dynamic Voltage and Frequency Scaling for Power- Constrained Design using Process Voltage and Temperature Sensor Circuits

In deeply scaled CMOS technologies, two major non-ideal factors are threatening the survival of the CMOS; i) PVT (process, voltage, and temperature) variations and ii) leakage power consumption. In this paper, we propose a novel postsilicon tuning methodology to scale optimum voltage and frequency “dynamically”. The proposed design technique will use our PVT sensor circuits to monitor the varia...

متن کامل

Limits of CMOS Technology Scaling and Technologies Beyond - CMOS

The scaling of CMOS transistors has driven the tremendous growth of the semiconductor industry for the last four decades. However, most experts are saying CMOS is reaching its limits. This paper discusses the technologies that may postponing the scaling limit and the technologies that may replace CMOS when the limit is reached.

متن کامل

VIPUL BHATNAGAR et al: ANALYSIS OF SRAM BIT CELL TOPOLOGIES IN SUBMICRON CMOS

The paper investigates on the design aspects of different SRAM cells for access time, power consumption and static noise margin. All the designs are made by using standard 90nm CMOS process. Simulations have been done for 6T, 7T, 9T and 10T SRAM cells. 10T SRAM cell shows the best SNM among all the simulated cells. 9T shows least power and least access time. 6T cells stability limits the potent...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:
  • IBM Journal of Research and Development

دوره 46  شماره 

صفحات  -

تاریخ انتشار 2002