Design Methodologies for Reliable Clock Networks

نویسندگان

  • Deokjin Joo
  • Minseok Kang
  • Taewhan Kim
چکیده

This paper overviews clock design problems related to the circuit reliability in deep submicron design technology. The topics include the clock polarity assignment problem for reducing peak power/ground noise, clock mesh network design problem for tolerating clock delay variation, electromagnetic interference aware clock optimization problem, adjustable delay buffer allocation and assignment problem to support multiple voltage mode designs, and the state encoding problem for reducing peak current in sequential elements. The last topic belongs to finite state machine (FSM) design and is not directly related to the clock design, but it can be viewed that reducing noise at the sequential elements driven by clock signal is contained in the spectrum of reliable circuit design from the clock source down to sequential elements. Category: Embedded computing

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Design of a Reliable Facility Location Model for Health Service Networks

This paper proposes a novel facility location model for health service network design by considering different key elements including the reliability aspects, service capacity, congestion, service quality, surrounding public infrastructures, geographical accessibility and several types of cost such as investment, transportation and operational costs. We formulate the problem as a robust scenari...

متن کامل

PHYSICAL DESIGN METHODOLOGIES FOR LOW POWER AND RELIABLE 3D ICs

Title of dissertation: PHYSICAL DESIGN METHODOLOGIES FOR LOW POWER AND RELIABLE 3D ICs Tiantao Lu, Doctor of Philosophy, 2016 Dissertation directed by: Professor Ankur Srivastava Department of Electrical Engineering As the semiconductor industry struggles to maintain its momentum down the path following the Moore’s Law, three dimensional integrated circuit (3D IC) technology has emerged as a pr...

متن کامل

Asynchronous on-chip networks

Various kinds of asynchronous interconnect and synchronisation mechanisms are being proposed for designing low power, low emission and high-speed SOCs. They facilitate modular design and possess greater resilience to fabrication time inter-chip and run-time intra-chip process variability. They can provide a solution for low power consumption in chips and simplify global timing assumptions, e.g....

متن کامل

Dual-VDD, Single-Frequency Clocking Methodology for System on Chip

Clock distribution networks synchronize the flow of data signals among synchronous data paths. The design of these networks can dramatically affect system-wide performance and reliability. A theoretical background of clock skew is provided in order to better understand how clock distribution networks interact with data paths. Minimum and maximum timing constraints are developed from the relativ...

متن کامل

Experimental Design for Inference over the A. thaliana Circadian Clock Network

Planning experiments is a crucial step in successful investigations, which can greatly bene t from computational modeling approaches. Here we consider the problem of designing informative experiments for elucidating the dynamics of biological networks. Our approach extends previously proposed methodologies to the important case where the structure of the network is also uncertain. We demonstrat...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:
  • JCSE

دوره 6  شماره 

صفحات  -

تاریخ انتشار 2012