Efficient multi-level modeling technique for determining effective board drop reliability of PCB assembly

نویسندگان

  • Fan Yang
  • Shaker A. Meguid
چکیده

0026-2714/$ see front matter 2013 Elsevier Ltd. A http://dx.doi.org/10.1016/j.microrel.2013.03.014 ⇑ Corresponding author. Tel.: +1 416 978 5741; fax E-mail address: [email protected] (S.A. Me In this paper, we develop a new and computationally efficient multi-level approach to investigate board level drop reliability of printed circuit board (PCB) assembly. The approach is composed of two levels of finite element (FE) simulations: solder joint level and board level. Initially, static simulations of the solder joint level were used to obtain the homogenized property of the solder-underfill interconnection. This was followed by explicit FE simulations of the board assembly. The results of the proposed multi-level approach were compared with commonly adopted FE analysis and good correspondence is revealed between the two. Through drop test simulations that involved fifteen Integrated Circuit (IC) packages, as per the standard JESD22-B111 of Joint Electron Device Engineering Council (JEDEC), the critical board locations and interconnection in each location were identified and analyzed. The results reveal that peak stresses occur at the corner of the central package. They also show that the interconnection stresses result mainly from the dynamic bending of the PCB. 2013 Elsevier Ltd. All rights reserved.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Integrated Testing, Modeling and Failure Analysis of Csp for Enhanced Board Level Reliability

The Wafer Level Chip Scale Package (WLCSP) is gaining popularity for its performance and for its ability to meet miniaturization requirements of certain electronic products, especially handheld devices like cell phones. Due to differential bending between the silicon die and the PCB and the large stiffness difference, board level drop/bend tests are widely accepted methods to evaluate damage in...

متن کامل

Drop impact reliability testing for lead-free and lead-based soldered IC packages

Board-level drop impact testing is a useful way to characterize the drop durability of the different soldered assemblies onto the printed circuit board (PCB). The characterization process is critical to the lead-free (Pb-free) solders that are replacing lead-based (Pb-based) solders. In this study, drop impact solder joint reliability for plastic ball grid array (PBGA), very-thin quad flat no-l...

متن کامل

ISO 10303 - Based PCB Assembly Data Model for Assembly Analysis

Today, time is one of the key factors in making a company the best in its industry. Translating information correctly and efficiently would reduce the time required to communicate between departments not only within a company but also among different companies. STEP, comprising many application protocols, is a standard for the exchange of product model data that has a great capability for descr...

متن کامل

Feeder Re-assign Problem in a Surface Mount Device with a Piano-Type Multi-Headed Gantry

A surface mount device (SMD) assembles electronic components on printed circuit boards (PCB). Since a component assembly process is a bottleneck process in a PCB assembly line, making an efficient SMD plan is critical in increasing the PCB assembly line productivity. Feeder assignment is an important part of the SMD plan optimization. In this paper, we propose a feeder re-assign improvement alg...

متن کامل

Modeling of board-level package by Finite Element Analysis and laser interferometer measurements

Board-level package is a complicated multi-components structure. It can be simulated by an equivalent Finite Element Analysis (FEA) model of the board-level package, in which detailed layer structure of the Print Circuit Board (PCB), signal wires and through-holes were ignored. For this purpose, it is necessary to obtain the equivalent material properties of the board-level package. In this wor...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • Microelectronics Reliability

دوره 53  شماره 

صفحات  -

تاریخ انتشار 2013