Low - Swing Signaling for Energy Efficient On - Chip Networks

نویسندگان

  • Sunghyun Park
  • Anantha P. Chandrakasan
چکیده

On-chip networks have emerged as a scalable and high-bandwidth communication fabric in many-core processor chips. However, the energy consumption of these networks is becoming comparable to that of computation cores, making further scaling of core counts difficult. This thesis makes several contributions to low-swing signaling circuit design for the energy efficient on-chip networks in two separate projects: on-chip networks optimized for one-to-many multicasts and broadcasts, and link designs that allow on-chip networks to approach an ideal interconnection fabric. A low-swing crossbar switch, which is based on tri-state Reduced-Swing Drivers (RSDs), is presented for the first project. Measurement results of its test chip fabricated in 45nm SOI CMOS show that the tri-state RSD-based crossbar enables 55% power savings as compared to an equivalent full-swing crossbar and link. Also, the measurement results show that the proposed crossbar allows the broadcast-optimized on-chip networks using a single pipeline stage for physical data transmission to operate at 21% higher data rate, when compared with the full-swing networks. For the second project, two clockless low-swing repeaters, a Self-Resetting Logic Repeater (SRLR) and a Voltage-Locked Repeater (VLR), have been proposed and analyzed in simulation only. They both require no reference clock, differential signaling, and bias current. Such digital-intensive properties enable them to approach energy and delay performance of a point-to-point interconnect of variable lengths. Simulated in 45nm SOI CMOS, the 10mm SRLR featured with high energy efficiency consumes 338fJ/b at 5.4Gb/s/ch while the 10mm VLR raises its data rate up to 16.OGb/s/ch with 427fJ/b. Thesis Supervisor: Li-Shiuan Peh Title: Associate Professor Thesis Supervisor: Anantha P. Chandrakasan Title: Professor

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Towards low-power yet high-performance networks-on-chip

A network-on-chip (NoC), the de-facto communication backbone in manycore processors, consumes a significant portion of total chip power, competing against the computation cores for the limited power and thermal budget. On the other hand, overall system performance of manycore chips increasingly relies on on-chip latency and bandwidth as core counts scale. This thesis aims to design low-power ye...

متن کامل

An Efficient System On-Chip Interconnect using Modified Smart Bias Circuit -2014

The most promising scheme for high-speed low power communication over long on-chip interconnects is Current-mode signaling (CMS) with dynamic overdriving scheme. A variation tolerant dynamic overdriving CMS scheme is proposed. The proposed CMS scheme employs a smart bias circuit in transmitter side. The smart bias is energy efficient and it reduces the delay. Current-mode signaling (CMS) scheme...

متن کامل

Low-swing on-chip signaling techniques: effectiveness and robustness

This paper reviews a number of low-swing on-chip interconnect schemes and presents a thorough analysis of their effectiveness and limitations, especially on energy efficiency and signal integrity. In addition, several new interface circuits presenting even more energy savings and better reliability are proposed. Some of these circuits not only reduce the interconnect swing, but also use very lo...

متن کامل

High Speed Energy Efficient Signal Transmission On Global VLSI Interconnect

Article history: Received: September 15, 2010 Revised: October 10, 2010 Available online :Nov. 06, 2010 This paper suggests high speed and energy efficient current mode (CM) signaling technique for on chip data transmission. The system comprises of driver and receiver with decoding circuit. It is shown that CM signaling technique improves the delay parameter thrice compare to voltage mode signa...

متن کامل

Energy Efficient Design of Static Asymmetric Low Swing On-Chip Interconnect Circuits

In this paper, an energy efficient design of asymmetric high performance low swing CMOS driver receiver pair for driving global on-chip interconnects is proposed. The design is implemented on 90nm CMOS technology using HSPICE. The proposed CMOS driver receiver pair reduces the power by 35.45% as compared to the static driver with conventional level converter (CLC). The design is also compared w...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2011