Closed form Delay Model for on-Chip VLSIRLCG Interconnects for Ramp Input for Different Damping Conditions
نویسندگان
چکیده
Fast delay estimation methods, as opposed to simulation techniques, are needed for incremental performance driven layout synthesis. On-chip inductive effects are becoming predominant in deep submicron interconnects due to increasing clock speed and circuit complexity. Inductance causes noise in signal waveforms, which can adversely affect the performance of the circuit and signal integrity. Several approaches have been put forward which consider the inductance for on-chip interconnect modelling. But for even much higher frequency, of the order of few GHz, the shunt dielectric lossy component has become comparable to that of other electrical parameters for high speed VLSI design. In order to cope up with this effect, on-chip interconnect has to be modelled as distributed RLCG line. Elmore delay based methods, although efficient, cannot accurately estimate the delay for RLCG interconnect line. In this paper, an accurate analytical delay model has been derived, based on first and second moments of RLCG interconnection lines. The proposed model considers both the effect of inductance and conductance matrices. We have performed the simulation in 0.18μm technology node and an error of as low as less as 5% has been achieved with the proposed model when compared to SPICE. The importance of the conductance matrices in interconnect modelling has also been discussed and it is shown that if G is neglected for interconnect line modelling, then it will result an delay error of as high as 6% when compared to SPICE. Keywords—Delay Modelling; On-Chip Interconnect; RLCG Interconnect; Ramp Input; Damping; VLSI
منابع مشابه
Coupling Aware Explicit Delay Metric for On- Chip RLC Interconnect for Ramp input
Recent years have seen significant research in finding closed form expressions for the delay of the RLC interconnect which improves upon the Elmore delay model. However, several of these formulae assume a step excitation. But in practice, the input waveform does have a non zero time of flight. There are few works reported so far which do consider the ramp inputs but lacks in the explicit nature...
متن کاملModelling of Crosstalk and Delay for Distributed RLCG On-Chip Interconnects For Ramp Input
-In order to accurately model high frequency affects, inductance has been taken into consideration. No longer can interconnects be treated as mere delays or lumped RC networks. In that frequency range, the most accurate simulation model for on-chip VLSI interconnects is the distributed RLC model. Unfortunately, this model has many limitations at much higher of operating frequency used in today’...
متن کاملAn Explicit Crosstalk Aware Delay Modelling For On-Chip RLC Interconnect for Ramp Input with Skin Effect
With the increase in frequency towards the giga hertz range, the analysis of high frequency effects like skin effect etc. are becoming extensively predominant and important for high speed VLSI design. Skin effect attenuates the high frequency components of a signal more than that of the low frequency components. Noise produced in any interconnect segment may degrade the performance of the entir...
متن کاملAn Accurate Modeling of Delay and Slew Metrics for On-chip Vlsi Rc Interconnects for Ramp Inputs Using Burr’s Distribution Function
This work presents an accurate and efficient model to compute the delay and slew metric of on-chip interconnect of high speed CMOS circuits foe ramp input. Our metric assumption is based on the Burr’s Distribution function. The Burr’s distribution is used to characterize the normalized homogeneous portion of the step response. We used the PERI (Probability distribution function Extension for Ra...
متن کاملTransient Analysis of VLSI Tree Interconnects based on Matrix Pade Type Approximation
This paper presents a novel, simple and accurate delay estimation model for single interconnect and tree interconnects, which is based on new matrix Pade-type approximant (MPTA). The proposed model provides a simpler rational function approximation for estimating delay and overshoot in lossy VLSI interconnects. Computational complexity is reduced by considering rational function denominator as ...
متن کامل