I/O StandardsBased on Green Communication UsingFibonacci GeneratorDesign on FPGA

نویسندگان

  • Sumita Nagah
  • Bishwajeet Pandey
  • Kartik Kalia
  • Ravinder Kaur
  • Saifur Rahman
چکیده

In this paper LVCMOS, HSLVDCI, HSTL, LVDCI_DV2 and SSTL Input/output standard is used for the design of Green Fibonacci generator on 40nm FGPA to generate key for Wi-Fi Protected Access in order to make energy efficient communication. In naming convention of I/O standard, LV is low voltage, HS is high speed, DV2 is half impedance, CMOS is Complementary metal Oxide Semiconductor, DCI is digitally control impedance and SSTL is Stub series Transistor Logic. Here we used two frequencies ranging i.e. 1GHz and 10 GHz. After comparison it is observed that, LVDCIDC2 is the most energy efficient and SSTL15 is the worst energy efficient on 1GHZ frequency where as SSTL15 and HSTL outperforms better on frequency range 10GHz. There is reduction in I/O power requirement of LVDCI is19.19% as compared to SSTL15 and SSTL15 shows 17.60 % reduction in energy on 10GHz as compared to LVDCI-DC2.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Design and Implementation of MIMO-OFDM us-ing Encoding and Decoding techniques on FPGA

In this paper, we present a memory-efficient and faster convolution encoding and adaptive viterbi decoding implementation technique for MIMO-OFDM communication systems on FPGA. A method for the 1/3 convloution encoder and Modified viterbi decoder design used for coding techniques on FPGA. Our design utilizes the minimum required on-chip memory for the MIMO-OFDM implementation. Using the propose...

متن کامل

An Efficient LUT Design on FPGA for Memory-Based Multiplication

An efficient Lookup Table (LUT) design for memory-based multiplier is proposed.  This multiplier can be preferred in DSP computation where one of the inputs, which is filter coefficient to the multiplier, is fixed. In this design, all possible product terms of input multiplicand with the fixed coefficient are stored directly in memory. In contrast to an earlier proposition Odd Multiple Storage ...

متن کامل

Virtual Instrumentation and Reconfigurable Technology on Water Quality Sensor Calibration System

This paper presents an application of LabVIEW graphical programming and FPGA technology in the area of sensor calibration. A water quality sensor calibrator based on compact reconfi gurable FPGA core that works under a real-time controller is described. The system provides automatic calibration of stand alone sensors such as turbidity, pH or conductivity using diff erent calibration solutions t...

متن کامل

A Multidimensional Configurable Processor Array - Vocalise

SUMMARY A processing system with multiple field programmable gate array (FPGA) cards is described. Each FPGA card can interconnect using six I/O (up, down, left, right, front, and back) terminals. The communication network among FPGAs is scalable according to user design. When the system operates multi-dimensional applications, transmission efficiency among FPGA improved through user-adjusted d...

متن کامل

Energy-Efficient Embedded NoCs on FPGAs

We propose embedding networks-on-chip (NoCs) on field-programmable gate-arrays (FPGAs) to implement systemlevel communication. This can especially alleviate the current challenge of connecting the FPGA’s fabric to high-speed I/O and memory interfaces, which are a crucial component of FPGA designs. Our mixed and hard embedded NoCs add only ~1% area to large FPGAs and can run much faster than the...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2015