Energy Recovery Design for Low-Power ASICs

نویسندگان

  • Conrad H. Ziesler
  • Joohee Kim
  • Marios C. Papaefthymiou
  • Suhwan Kim
چکیده

Three decades ago, theoretical physicists suggested that the controlled recovery of charges could result in electronic circuitry whose power dissipation approaches thermodynamic limits, growing at a significantly slower pace than the fCV 2 rate for CMOS switching power. Early engineering research in this field, which became generally known as adiabatic computing, focused on the asymptotic energetics of computation, exploring VLSI designs that use reversible logic and adiabatic switching to preserve information and achieve nearly zero power dissipation as operating frequencies approach zero. Recent advances in CMOS VLSI design have taken us to real working chips that rely on controlled charge recovery to operate at substantially lower power dissipation levels than their conventional counterparts. Although their origins can be traced back to the early adiabatic circuits, these so-called energyrecovering systems approach charge recycling from a more practical angle, achieving operating frequencies in the hundreds of MHz with relatively low overhead. Among other energy recovering designs, researchers in the field have demonstrated microcontrollers, standard-cell ASICs, SRAMs, LCD panel drivers, I/O drivers, and multi-GHz clock networks. In this tutorial, we will present an overview of the field, focusing on the most promising charge recovering design techniques for ASICs that are close to integration into the field.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Conceptual design of a super-critical CO2 brayton cycle based on stack waste heat recovery for shazand power plant in Iran

Conceptual design of a waste heat recovery cycle is carried out in attempt to enhance the thermal efficiency of a steam power plant. In the recovery system, super-critical an CO2 is employed as the working fluid operating in a Brayton cycle. Low grade heat rejected by the flue gases through the stack is used as the primary heat source, while a secondary heat exchanger utilizes th...

متن کامل

A technical and economic assessment of fuel oil hydrotreating technology for steam power plant SO2 and NOx emissions control

This work presents a simulation approach to the design and economic evaluation of fuel oil hydrotreating processes for the control of SO2 and NOx emission in an Iranian steam power plant. The percent of fuel oil desulphurization was estimated from the SO2 emissions standards for power plants. Based on two different scenarios according to (I) European and (II) Iranian standards, the design and s...

متن کامل

Power and Cost Issues Necessitate Rethinking Digital Design. to Reduce Design Costs, We Need to Stop Building Chip Instances, and Start Making Chip Generators Instead. Domain-specific Chip Generators Are Templates That Codify Designer Knowledge and Design

......Over the past two decades, chip designers have leveraged technology scaling and rising power budgets to rapidly scale performance, but we can no longer follow this path. Today, most chips are power limited, and changes to technology scaling beyond 90 nm have severely compromised our ability to keep power in check. Consequently, almost all systems designed today, from high-performance serv...

متن کامل

Low-Power, High-Performance TTA Processor for 1024-Point Fast Fourier Transform

Transport Triggered Architecture (TTA) offers a cost-effective tradeoff between the size and performance of ASICs and the programmability of general-purpose processors. This paper presents a study where a high performance, low power TTA processor was customized for a 1024-point complexvalued fast Fourier transform (FFT). The proposed processor consumes only 1.55 μJ of energy for a 1024-point FF...

متن کامل

A Noble Design of Energy Recovery Flip-Flops

The power consumption of the clock tree dominates over 40% of the total power in high performance VLSI designs. Hence, low power clocking schemes are promising approaches for low power design. We propose energy recovery clocked flip-flops that enable energy recovery from the clock network, resulting in significant energy savings. These flip-flops operate with a single-phase sinusoidal clock whi...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2003