Multi-level wordline driver for robust SRAM design in nano-scale CMOS technology

نویسندگان

  • Farshad Moradi
  • Georgios Panagopoulos
  • Georgios Karakonstantis
  • Hooman Farkhani
  • Dag T. Wisland
  • Jens Kargaard Madsen
  • Hamid Mahmoodi
  • Kaushik Roy
چکیده

In this paper, a multi-level wordline driver scheme is presented to improve 6T-SRAM read and write stability. The proposed wordline driver generates a shaped pulse during the read mode and a boosted wordline during the write mode. During read, the shaped pulse is tuned at nominal voltage for a short period of time, whereas for the remaining access time, the wordline voltage is reduced to save the power consumption of the cell. This shaped wordline pulse results in improved read noise margin without any degradation in access time for small wordline load. The improvement is explained by examining the dynamic and nonlinear behavior of the SRAM cell. Furthermore, during the hold mode, for a short time (depending on the size of boosting capacitance), wordline voltage becomes negative and charges up to zero after a specific time that results in a lower leakage current compared to conventional SRAM. The proposed technique results in at least 2 improvement in read noise margin while it improves write margin by 3 for lower supply voltages than 0.7 V. The leakage power for the proposed SRAM is reduced by 2% while the total power is improved by 3% in the worst case scenario for an SRAM array. The main advantage of the proposed wordline driver is the improvement of dynamic noise margin with less than 2.5% penalty in area. TSMC 65 nm technology models are used for simulations. & 2013 Elsevier Ltd. All rights reserved.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

12th Int'l Symposium on Quality Electronic Design

Bias Temperature Instability (BTI) causes significant threshold voltage shift in MOSFET using Hafnium-dioxide (HfO2) High-k dielectric material. Negative BTI and Positive BTI are two types of BTI effects observed in p-channel and n-channel MOSFET. BTI affects the stability and reliability of conventional six transistor (6T) SRAM design in nano-scale CMOS technology. Eight transistor (8T) and Te...

متن کامل

A Differential Subthreshold SRAM Cell for Ultra-Low Voltage Embedded Computing Applications

With scaling of CMOS technology, data stability of SRAM at ultra-low supply voltage has become a critical issue for embedded wearable computing applications. In this work, we suggest an advanced 8T SRAM cell which can operate properly in subthreshold voltage regime. The cell utilizes a differential swing in the read and write path, and allows an efficient column-interleaving structure. In the r...

متن کامل

Design and Analysis of 5-T SRAM Cell in 32nm CMOS and CNTFET Technologies

MOS transistor play a vital role in today VLSI technology. In CMOS based design, symmetry should be followed in circuit operation. Most of the complex circuits are allowed to design in CMOS, however, there are several drawbacks present in this complementary based design. CMOS has lost its credentiality during scaling beyond 32nm. Scaling down causes severe short channel effects which are diffic...

متن کامل

Design and Analysis of New Level Shifter With Gate Driver for Li-Ion Battery Charger in 180nm CMOS Technology

In this work, the design and analysis of new Level Shifter with Gate Driver for Li-Ion battery charger is proposed for high speed and low area in 180nm CMOS technology. The new proposed level shifter is used to raise the voltage level and significantly reduces transfer delay 1.3ns (transfer delay of conventional level shifter) to 0.15ns with the same input signal. Also, the level shifter with g...

متن کامل

Hybridization of CMOS with CNT-Based Complementary Nano Electro-Mechanical Switch for Low-Leakage and Robust Embedded Memory Design

In the nanometer era of VLSI technology, exponential increase in leakage power with technology scaling has become a major design concern. Embedded Static Random Access Memory (SRAM) is a major part of modern nanoelectronic systems. However, over the years, the integration density of SRAM has increased steadily along with associated increase in leakage power and decrease in robustness. The decre...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:
  • Microelectronics Journal

دوره 45  شماره 

صفحات  -

تاریخ انتشار 2014