Controlling leakage power in nanometer CMOS: Technology meets design

نویسندگان

  • Roberto Zafalon
  • Luigi Pantisano
  • Thomas Schulz
چکیده

Leakage power is becoming a significant part of the global IC power budget requiring novel circuit design solutions in addition to innovation in technology leakage control techniques. The Workshop will strongly focus on leakage aware design techniques and the technological possibilities to reduce leakage. In addition, the state of the art and future research directions on leakage control from the technology to design techniques at different levels of abstraction will be presented.

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Leakage - Delay Tradeoff in Wide-Bit Nanoscale CMOS Adders

The scaling of nanometer technology has had a major impact on the power dissipation of CMOS circuits. As transistor size decreases it has become apparent that leakage power is becoming a dominant fighting force against future technology. In this paper the importance of static power consumption on the design of new and advanced CMOS technology is explored with the investigation of leakage power ...

متن کامل

Leakage in Nanometer Scale CMOS Circuits

High leakage current in deep sub-micron regimes is a significant contributor to the power dissipation of CMOS circuits as the CMOS technology scales down. Consequently, the identification and modeling of different leakage components is very important for estimation and reduction of leakage power, especially for low power applications. . This paper explores transistor leakage mechanisms and devi...

متن کامل

A 32nm and 0.9V CMOS Phase-Locked Loop with Leakage Current and Power Supply Noise Compensation

This paper presents two novel compensation circuits for leakage current and power supply noise (PSN) in phase locked loop (PLL) using nanometer CMOS technology. The leakage compensation circuit reduces the leakage current of the charge pump circuit which becomes more serious problem due to the thin gate oxide and small threshold voltage in nanometer CMOS technology and the PSN compensation circ...

متن کامل

Performance Analysis of High Speed Cmos Full Adder Circuit for Low Voltage Vlsi Circuit Design in Nanometer

http: // www.ijrsm.com © International Journal of Research Science & Management [48] PERFORMANCE ANALYSIS OF HIGH SPEED CMOS FULL ADDER CIRCUIT FOR LOW VOLTAGE VLSI CIRCUIT DESIGN IN NANOMETER Anuj Dev & Sandip Nimade Technocrats Institute of Technology Bhopal, India DOI: 10.5281/zenodo.569383 Abstract As the technology scaling reduces the gate oxide thickness and the gate length thereby increa...

متن کامل

Reliable CMOS VLSI Design Considering Gate Oxide Breakdown

As technology scales down into the nanometer region, the reliability mechanism caused by time dependent dielectric breakdown (TDDB) has become one of the major reliability concerns. TDDB can lead to performance degradation or logic failures in nanoscale CMOS devices, and can cause significant increase of leakage power in the standby mode. In this paper, the TDDB effects on the delay and power o...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

عنوان ژورنال:

دوره   شماره 

صفحات  -

تاریخ انتشار 2017