Tunnel FET technology: A reliability perspective
نویسندگان
چکیده
Tunneling-field-effect-transistor (TFET) has emerged as an alternative for conventional CMOS by enabling the supply voltage (VDD) scaling in ultra-low power, energy efficient computing, due to its sub-60 mV/ decade sub-threshold slope (SS). Given its unique device characteristics such as the asymmetrical source/drain design induced uni-directional conduction, enhanced on-state Miller capacitance effect and steep switching at low voltages, TFET based circuit design requires strong interactions between the device-level and the circuit-level to explore the performance benefits, with certain modifications of the conventional CMOS circuits to achieve the functionality and optimal energy efficiency. Because TFET operates at low supply voltage range (VDD < 0:5 V) to outperform CMOS, reliability issues can have profound impact on the circuit design from the practical application perspective. In this review paper, we present recent development on Tunnel FET device design, and modeling technique for circuit implementation and performance benchmarking. We focus on the reliability issues such as soft-error, electrical noise and process variation, and their impact on TFET based circuit performance compared to sub-threshold CMOS. Analytical models of electrical noise and process variation are also discussed for circuit-level
منابع مشابه
Optimization of n-channel and p-channel T-FET
In this work, we explore various optimization techniques using bandgap engineering to enhance the performance of tunnel FETs (T-FET) using extensive device simulations. We show that the heterostructure (Si1-γGeγ source or drain) tunnel FET (HT-FET) architecture allows scaling of the device to sub 20 nm gate length regime. N-channel HT-FET is optimized to meet ITRS low standby power and high per...
متن کاملAn Analytical Model for Fringing Capacitance in Double gate Hetero Tunnel FET and Analysis of effect of Traps and Oxide charges on Fringing Capacitance
In this paper fringe capacitance of double hetero gate Tunnel FET has been studied. The physical model for fringe capacitance is derived considering source gate overlap and gate drain non overlap. Inerface trap charge and oxide charges are also introduced under positive bias stress and hot carrier stress and their effect on fringe capacitance is also studied. The fringe capacitance is significa...
متن کاملCharacterization of Tunnel Fet for Ultra Low Power Analog Applications
In modern portable devices, the supply voltage is decreased to reduce the power dissipation. However as the supply voltage is scaled down below 0.4V, the normal MOSFET devices cannot be used due to lower ION/ IOFF ratio which will reduce the static power dissipation. Hence for low power applications, Tunnel FET is used as alternatives due to their higher sub threshold swing, extremely low off s...
متن کاملDouble-Gate Tunnel FET With High-κ Gate Dielectric
In this paper, we propose and validate a novel design for a double-gate tunnel fi eld-effect transistor (DG Tunnel FET), for which the simulations show significant improvements compared with single-gate devices using an SiO2 gate dielectric. For the fi rst time, DG Tunnel FET devices, which are using a high-κ gate dielectric, are explored using realistic design parameters, showing an ON-current...
متن کاملA Review on Advancements beyond Conventional Transistor Technology
As continuous geometric scaling of conventional metal oxide semiconductor field effect transistors(MOSFETs) are facing many fundamental challenges, therefore, new alternatives has to be introduced to provide high performance integrated chips. This paper gives insight on various recent innovations in device engineering for microelectronics and nanoelectronics. The recent developments are mainly ...
متن کاملذخیره در منابع من
با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید
برای دانلود متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید
ثبت ناماگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید
ورودعنوان ژورنال:
- Microelectronics Reliability
دوره 54 شماره
صفحات -
تاریخ انتشار 2014