Very Low Voltage Testing of SOI Integrated Circuits
نویسندگان
چکیده
Very Low Voltage (VLV) testing has been proposed to increase flaw detection in bulk silicon CMOS integrated circuits and this paper explores these and additional advantages in the context of testing Silicon-On-Insulator (SOI) integrated circuits. In the VLV regime, the history effect, which describes how delays through SOI circuits vary based on a circuit’s recent switching history, is amplified. This amplification improves the ability at test to monitor fabrication process shifts, which may lead to excessive delay variation under normal operating conditions. VLV test techniques can be used to identify parts that have been fabricated outside the specified process window. In addition, the use of VLV testing is investigated to detect defects that have been described in previous VLV papers, however now addressed in the context of SOI technology.
منابع مشابه
Industrial MEMS on SOI
The industrial use of silicon on insulator (SOI) substrates is quickly spreading. For microelectronics applications, this material brings new functionality, such as radiation-hard, high-voltage or low-voltage and low-consumption integrated circuits. Industrial wafers are now commercially available and new technologies, such as Smart Cut from SOITEC company, will provide low prices in high-volum...
متن کاملA Temperature Compensation Voltage Controlled Oscillator Using a Complementary to Absolute Temperature Voltage Reference
This paper presents a temperature compensation voltage controlled oscillator (VCO) based on Cross-Coupled pair and Colpitts structures which is suitable for military fields. Also, two inductors have been used for increasing the negative conductance. By using this method, start-up condition has been improved. Two varactors and a simple capacitor bank are applied for covering a wide tunning range...
متن کاملA MEMS Capacitive Microphone Modelling for Integrated Circuits
In this paper, a model for MEMS capacitive microphone is presented for integrated circuits. The microphone has a diaphragm thickness of 1 μm, 0.5 × 0.5 mm2 dimension, and an air gap of 1.0 μm. Using the analytical and simulation results, the important features of MEMS capacitive microphone such as pull-in voltage and sensitivity are obtained 3.8v and 6.916 mV/Pa, respectively while there is no...
متن کاملUnderlap Channel Nanoscale Dopant-Segregated Schottky Barrier SOI MOSFET for Low-Power Mixed Signal Circuits
In this paper, underlap channel dopant-segregated Schottky barrier (DSSB) SOI MOSFET has been proposed, in which the increased effective channel length (Leff) due to underlap channel at both source/drain (S/D) sides reduces the leakage currents, short-channel effects and the parasitic capacitances as compared to overlap channel DSSB SOI MOSFET. Although in strong inversion the voltage drop acro...
متن کاملLow Power March Memory Test Algorithm for Static Random Access Memories (TECHNICAL NOTE)
Memories are most important building blocks in many digital systems. As the Integrated Circuits requirements are growing, the test circuitry must grow as well. There is a need for more efficient test techniques with low power and high speed. Many Memory Built in Self-Test techniques have been proposed to test memories. Compared with combinational and sequential circuits memory testing utilizes ...
متن کامل