Defect Detection from Visual Abnormalities in Manufacturing Process Using IDDQ

نویسنده

  • Masaru Sanada
چکیده

Abnormal IDDQ (Quiescent VDD supply current) indicates the existence of physical damage in a circuit. Using this phenomenon, a CAD-based fault diagnosis technology has been developed to enhance the manufacturing yield of logic LSI. This method to detect the fatal defect fragments in several abnormalities identified with wafer inspection apparatus includes a way to separate various leakage faults, and to define the diagnosis area encircling the abnormal portions. The proposed technique progressively narrows the faulty area by using logic simulation to extract the logic states of the diagnosis area, and by locating test vectors related to abnormal IDDQ. The fundamental diagnosis way employs the comparative operation of each circuit element to determine whether the same logic state with abnormal IDDQ exists in normal logic state or not.

برای دانلود رایگان متن کامل این مقاله و بیش از 32 میلیون مقاله دیگر ابتدا ثبت نام کنید

ثبت نام

اگر عضو سایت هستید لطفا وارد حساب کاربری خود شوید

منابع مشابه

Fault Diagnosis Technique for Yield Enhancement of Logic LSI Using IDDQ

Abnormal IDDQ (Quiescent VDD supply current) indicates the existence of physical damage in a circuit. Using this phenomenon, a CAD-based fault diagnosis technology has been developed to analyze the manufacturing yield of logic LSI. This method to detect the fatal defect fragments in several abnormalities identified with wafer inspection apparatus includes a way to separate various leakage fault...

متن کامل

Defect Detection Using Quiescent Signal Analysis

IDDQ or steady state current testing has been extensively used in the industry as a mainstream defect detection and reliability screen. The background leakage current has increased significantly with the advent of ultra deep submicron technologies. This increased background leakage noise makes it difficult to differentiate defect-free devices from those with defects that draw significantly smal...

متن کامل

Guest Editors' Introduction: Defect-Oriented Testing in the Deep-Submicron Era

0740-7475/02/$17.00 © 2002 IEEE September–October 2002 CMOS IC SCALING increases device/interconnect density to allow more logic on a die at higher clock rates, enhancing overall performance. Improvements in process technology enable integration on a single die of circuits with different functions that require distinct manufacturing process steps. With added constraints of reduced time to marke...

متن کامل

Comparison of Wafer-level Spatial IDDQ Estimation Methods: NNR versus NCR

Extending the useful life of IDDQ test to deep submicron technologies has been a topic of interest in recent years. IDDQ test loses its effectiveness as the signal to noise ratio degrades due to rising background current and fault-free IDDQ variance. Defect detection using IDDQ test requires separation of deterministic sources of variation from defective current. Several methods that use determ...

متن کامل

Failure analysis of timing and IDDq-only failures from the SEMATECH test methods experiment

SEMATECH has sponsored a " Test Method Evaluation " study to understand the trade-offs among the most common test methodologies used in the industry[1,2]. This paper presents the results of the failure analysis portion of that project. The testing, reliability stressing, characterization, fault diagnosis and physical analysis results are presented for 25 devices including " IDDq-only " failures...

متن کامل

ذخیره در منابع من


  با ذخیره ی این منبع در منابع من، دسترسی به آن را برای استفاده های بعدی آسان تر کنید

عنوان ژورنال:
  • J. Electronic Testing

دوره 17  شماره 

صفحات  -

تاریخ انتشار 2001