Design Error Diagnosis in Digital Circuits with Stuck-at Fault Model
نویسندگان
چکیده
In this paper we describe in detail a new method for the single gate-level design error diagnosis in combinational circuits. Distinctive features of the method are hierarchical approach (the localizing procedure starts at the macro level and finishes at the gate level), use of stuck-at fault model (it is mapped into design error domain only in the end), and design error diagnostic procedure that uses only test patterns generated by conventional gate-level stuck-at fault test pattern generators (ATPG). No special diagnostic tests are used because they are much more time consuming. Binary decision diagrams (BDD) are exploited for representing and localizing stuck-at faults on the higher signal path level. On the basis of detected faulty signal paths, suspected stuck-at faults at gate inputs are calculated, and then mapped into suspected design error(s). This method is enhanced compared to our previous work. It is applicable to redundant circuits and allows using incomplete tests for error diagnosis. Experimental data on ISCAS benchmark circuits shows the advantage of the proposed method compared to the known algorithms of design error diagnosis.
منابع مشابه
HIERARCHICAL DESIGN ERROR DIAGNOSIS IN COMBINATIONAL CIRCUITS BY STUCK-AT FAULT TEST PATTERNS R.UBAR, A.JUTMAN TALLINN TECHNICAL UNIVERSITY, ESTONIA KEYWORDS: Design Errors, Stuck-at Faults, Fault Localization, Combinational Circuits, Decision Diagrams
A new hierarchical design error diagnosis algorithm for combinational circuits is proposed, which is based on the stuck-at fault model and assumes the case of single logic gate errors. Decision diagrams are used for representing and localizing stuck-at faults at the higher signal path level. On the basis of detected faulty signal paths, suspected stuck-at faults at gate inputs are calculated, a...
متن کاملLocalization of Single Gate Design Errors in Combinational Circuits by Diagnostic Information about Stuck-at Faults
A new approach to detecting and localizing single gate design errors in combinational circuits is proposed. The method is based on using fault tables for stuck-at fault diagnosis with subsequent translation of the result into the design error area. This allows to exploit standard gate-level ATPGs also for diagnosis of design errors. A powerful hierarchical approach is proposed based on using st...
متن کاملNet Diagnosis Using Stuck-at and Transition Fault Models by
As deep sub-micron technologies are widely adopted in modern VLSI design and fabrication process, the shrinking size and increasing complexity of digital circuits make it more difficult to maintain a high yield. Diagnosis is the procedure used when circuit verification fails. Determining the cause of the failure and finding the possible defect locations are included in diagnosis. In this thesis...
متن کاملA Model for Transient Faults in Logic Circuits
Transient (soft) faults due to particle strikes and other environmental and manufacturing effects are a frequent cause of failure in ICs. We propose a general, technology-independent model called single transient fault (STF) model to represent transient faults and errors in logic circuits. It is defined in terms of a temporary stuck-at fault and its associated circuit state. STFs can be used to...
متن کاملLayout Level Design for Testability Strategy Applied to a CMOS Cell Library
The LLDFT rules used in this work allow to avoid some hard to detect faults or even undetectable faults on a cell library by modifying the cell layout whithout changing their behaviour and achieving a good level of reliability. These rules avoid some open faults or reduce their appearance probability. The main purpose has been to apply that set of LLBFT rules on the cells of the library designe...
متن کامل